Z16C3510VSG Zilog, Z16C3510VSG Datasheet - Page 189

IC 10MHZ Z8500 CMOS ISCC 68-PLCC

Z16C3510VSG

Manufacturer Part Number
Z16C3510VSG
Description
IC 10MHZ Z8500 CMOS ISCC 68-PLCC
Manufacturer
Zilog
Series
IUSC™r
Datasheets

Specifications of Z16C3510VSG

Controller Type
Serial Communications Controller (SCC)
Interface
USB
Voltage - Supply
4.75 V ~ 5.25 V
Current - Supply
50mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
68-LCC (J-Lead)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16C3510VSG
Manufacturer:
Zilog
Quantity:
10 000
UM011001-0601
INTRODUCTION
Zilog’s SCC (Serial Communication Controller) is a
popular USART (Universal Synchronous/Asynchronous
Receiver/Transmitter) device, used for a wide range of
applications. For instance, Macintosh systems use the
SCC as a standard communication controller device.
There are several different types of devices in the SCC
family. The family consists of the Z8530 NMOS SCC, the
Z85C30 CMOS SCC, the Z85230 ESCC (Enhanced
SCC), Z85233 EMSCC (Mono Enhanced SCC), and
Superintegration devices such as the Z181 ZIO™ and
Z182 ZIP™.
Since the SCC may be used in many different ways, it may
not be easy to understand all the transactions involved
between the CPU and the SCC. In particular, the SDLC
mode of operation is highly complicated, and many
transactions are involved to make it work properly. This
application note describes the sequence of events which
occurs in the SDLC mode of operation.
The following sequences of events are covered:
U
S
SDLC Transmission
SDLC receive
ERIAL
With Receive Interrupts on all received characters
or Special Conditions
With Receive Interrupts on First Character or
Special Condition
With Receive Interrupts on Special Conditions
only
operating in the SDLC mode simplifies working in this complex area.
nderstanding the transactions which occur within a Serial Communication Controller
C
OMMUNICATION
SDLC M
ODE OF
A
Each section explains the transmit/receive process for
packets with the following characteristics:
Note:
This application note describes the SCC, but not the
ESCC. The ESCC, since it incorporates enhancements
like deeper FIFOs and SDLC mode supporting logic,
handles the packets much more simply than the SCC.
Refer to the section on CMOS SCC and ESCC of this
appnote for more general information on the ESCC.
C
PPLICATION
O
Receiving Back-to-back Frame under DMA control
SDLC Loop mode
Initial state is mark idle
Address field has 81H
Control field has 42H
Two bytes of I-field, 42H and 0FFH
After the closing flag, mark idling
ONTROLLER
PERATION
N
OTE
(SCC
):
11-1
10
1

Related parts for Z16C3510VSG