ep1sgx25d Altera Corporation, ep1sgx25d Datasheet - Page 65

no-image

ep1sgx25d

Manufacturer Part Number
ep1sgx25d
Description
Stratix Gx Device Family Data Sheet
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep1sgx25dF1020
Manufacturer:
ALTERA
0
Part Number:
ep1sgx25dF1020C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1sgx25dF1020C5
Manufacturer:
ALTERA
0
Part Number:
ep1sgx25dF1020C5
Manufacturer:
ALTERA
Quantity:
200
Part Number:
ep1sgx25dF1020C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1sgx25dF1020C5N
Manufacturer:
ALTERA
0
Part Number:
ep1sgx25dF1020C6
Manufacturer:
ALTERA
Quantity:
7
Part Number:
ep1sgx25dF1020C6
Manufacturer:
ALTERA
Quantity:
1 045
Part Number:
ep1sgx25dF1020C6
Manufacturer:
ALTERA
Quantity:
200
Part Number:
ep1sgx25dF1020C6N
Manufacturer:
ALTERA
Quantity:
3 000
Altera Corporation
August 2005
To manage the alignment procedure, a state machine should be built in
the FPGA logic array to generate the realignment signal. The following
guidelines outline the requirements for this state machine.
The design must include an input synchronizing register to ensure
that data is synchronized to the ×W/J clock.
After the state machine, use another synchronizing register to
capture the generated rx_channel_data_align signal and
synchronize it to the ×W/J clock.
Because the skew in the path from the output of this synchronizing
register to the PLL is undefined, the state machine must generate a
pulse that is high for two W/J clock periods.
To guarantee the state machine does not incorrectly generate
multiple rx_channel_data_align pulses to shift a single bit, the
state machine must hold the rx_channel_data_align signal low
for at least three ×1 clock periods between pulses.
Source-Synchronous Signaling With DPA
Stratix GX Device Handbook, Volume 1
3–15

Related parts for ep1sgx25d