AT90PWM81-16SN Atmel, AT90PWM81-16SN Datasheet - Page 155

IC MCU AVR 8K FLASH ISP 20SOIC

AT90PWM81-16SN

Manufacturer Part Number
AT90PWM81-16SN
Description
IC MCU AVR 8K FLASH ISP 20SOIC
Manufacturer
Atmel
Series
AVR® 90PWM Lightingr
Datasheet

Specifications of AT90PWM81-16SN

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
SPI
Peripherals
Brown-out Detect/Reset, PWM, WDT
Number Of I /o
16
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
20-SOIC (7.5mm Width)
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
SPI
Maximum Clock Frequency
16 MHz
Number Of Timers
1
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
On-chip Dac
10 bit, 1 Channel
Height
2.35 mm
Length
13 mm
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.7 V
Width
7.6 mm
For Use With
ATSTK600-SOIC - STK600 SOCKET/ADAPTER FOR SOIC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT90PWM81-16SN
Manufacturer:
Atmel
Quantity:
1 500
13.6.1
13.7
13.8
7734P–AVR–08/10
Enhanced resolution
PSCR Inputs
Value Update Synchronization
Figure 13-7.
The software can stop the cycle before the end to update the values and restart a new PSCR cycle.
New timing values or PSCR output configuration can be written during the PSCR cycle. Thanks to LOCK
and AUTOLOCK configuration bits, the new whole set of values can be taken into account with the fol-
lowing conditions:
The registers which update is synchronized thanks to LOCK and AUTOLOCK are OCRrSAH/L, OCR-
rRAH/L, OCRrSBH/L, OCRrRBH/L and PSOCr. PISELrA1 and PISELrB1 bits of PSOCr are
immediatly updated in order to behave as PISELrA0 and PISELrB0.
See these register’s description starting on
When set, AUTOLOCK configuration bit prevails over LOCK configuration bit.
See “PSCR Configuration Register – PCNF0” on page 173.
The PSCR includes the same resolution enhancement as in PSC. Please see Section “Enhanced Resolu-
tion”, page 110 for the description of this feature.
Each part A or B of PSCR has its own system to take into account one PSCR input. According to PSCR
Input A/B Control Register (see description
Fault input.
This system A or B is also configured by this PSCR Input A/B Control Register (PFRCrA/B).
Software
PSC
• When AUTOLOCK configuration is selected, the update of the PSCR internal registers will be done at
• When LOCK configuration bit is set, there is no update. The update of the PSCR internal registers will
the end of the PSCR cycle following a write in the Output Compare Register RB. The AUTOLOCK
configuration bit is taken into account at the end of the first PSCR cycle.
be done at the end of the PSCR cycle if the LOCK bit is released to zero.
Regulation Loop
Calculation
Cycle
With Set i
Update at the end of complete PSCR cycle.
Cycle
With Set i
Cycle
With Set i
Writting in
PSC Registers
page
13.23.8page
Cycle
With Set i
172.
End of Cycle
Request for
an Update
175), PSCrIN0/1 input can act has a Retrigger or
Cycle
With Set j
AT90PWM81
155

Related parts for AT90PWM81-16SN