UPD78F1174AGF-GAT-AX Renesas Electronics America, UPD78F1174AGF-GAT-AX Datasheet - Page 238

no-image

UPD78F1174AGF-GAT-AX

Manufacturer Part Number
UPD78F1174AGF-GAT-AX
Description
MCU 16BIT 78K0R/KX3 128-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Kx3r
Datasheet

Specifications of UPD78F1174AGF-GAT-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, EBI/EMI, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
111
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 16x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1174AGF-GAT-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
<R>
<R>
(1) CPU operating with internal high-speed oscillation clock (B) after reset release (A)
(2) CPU operating with high-speed system clock (C) after reset release (A)
(3) CPU operating with subsystem clock (D) after reset release (A)
236
(A) → (B)
Status Transition
(A) → (B) → (D)
Status Transition
(A) → (B) → (C)
(X1 clock: 2 MHz ≤ f
(A) → (B) → (C)
(X1 clock: 10 MHz < f
(A) → (B) → (C)
(external main clock)
Table 6-4 shows transition of the CPU clock and examples of setting the SFR registers.
Notes 1. The CMC and OSMC registers can be written only once by an 8-bit memory manipulation instruction
Caution Set the clock after the supply voltage has reached the operable voltage of the clock to be set
Note The CMC register can be written only once by an 8-bit memory manipulation instruction after reset release.
Remark (A) to (I) in Table 6-4 correspond to (A) to (I) in Figure 6-15.
(The CPU operates with the internal high-speed oscillation clock immediately after a reset release (B).)
Remark ×: don’t care
(The CPU operates with the internal high-speed oscillation clock immediately after a reset release (B).)
2. FSEL = 1 when f
(Setting sequence of SFR registers)
(Setting sequence of SFR registers)
(see CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and CHAPTER 30
ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)).
after reset release.
If a divided clock is selected and f
Status Transition
Setting Flag of SFR Register
Table 6-4. CPU Clock Transition and SFR Register Setting Examples (1/4)
X
Setting Flag of SFR Register
X
≤ 10 MHz)
≤ 20 MHz)
CLK
> 10 MHz
CHAPTER 6 CLOCK GENERATOR
User’s Manual U18432EJ5V0UD
SFR registers do not have to be set (default status after reset release).
EXCLK
CMC Register
CLK
0
0
1
OSCSELS
≤ 10 MHz, use with FSEL = 0 is possible even if f
CMC Register
1
OSCSEL
1
1
1
Note
Note 1
CSC Register
AMPH
XTSTOP
0
1
×
SFR Register Setting
0
Register
MSTOP
CSC
0
0
0
Stabilization
Waiting for
Necessary
Oscillation
Register
OSMC
FSEL
1
0/1
Note 2
0
checked
checked
checked
Register
Must be
Must be
OSTC
not be
Must
X
> 10 MHz.
CKC Register
CSS
Register
MCM0
1
CKC
1
1
1

Related parts for UPD78F1174AGF-GAT-AX