MC9S12XA512VAG Freescale Semiconductor, MC9S12XA512VAG Datasheet - Page 82

no-image

MC9S12XA512VAG

Manufacturer Part Number
MC9S12XA512VAG
Description
IC MCU 512K FLASH 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheets

Specifications of MC9S12XA512VAG

Core Processor
HCS12X
Core Size
16-Bit
Speed
80MHz
Connectivity
EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
119
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 105°C
Package / Case
144-LQFP
Data Bus Width
16 bit
Data Ram Size
32 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
59
Number Of Timers
12
Operating Supply Voltage
0 V to 5.5 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 24 Channel)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XA512VAG
Manufacturer:
FREESCALE
Quantity:
3 134
Part Number:
MC9S12XA512VAG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XA512VAG
Manufacturer:
FREESCALE
Quantity:
3 134
Chapter 2 Clocks and Reset Generator (S12CRGV6)
2.2
This section lists and describes the signals that connect off chip.
2.2.1
These pins provide operating voltage (V
the supply voltage to the PLL to be independently bypassed. Even if PLL usage is not required, V
and V
2.2.2
A passive external loop filter must be placed on the XFC pin. The filter is a second-order, low-pass filter
that eliminates the VCO input ripple. The value of the external filter network and the reference frequency
determines the speed of the corrections and the stability of the PLL. Refer to the device specification for
calculation of PLL Loop Filter (XFC) components. If PLL usage is not required, the XFC pin must be tied
to V
2.2.3
RESET is an active low bidirectional reset pin. As an input. it initializes the MCU asynchronously to a
known start-up state. As an open-drain output, it indicates that a system reset (internal to the MCU) has
been triggered.
2.3
This section provides a detailed description of all registers accessible in the CRG.
82
DDPLL
SSPLL
External Signal Description
Memory Map and Register Definition
.
V
XFC — External Loop Filter Pin
RESET — Reset Pin
must be connected to properly.
DDPLL
and V
SSPLL
Figure 2-2. PLL Loop Filter Connections
MC9S12XDP512 Data Sheet, Rev. 2.21
MCU
— Operating and Ground Voltage Pins
DDPLL
XFC
) and ground (V
R
C
S
S
SSPLL
C
P
V
DDPLL
) for the PLL circuitry. This allows
Freescale Semiconductor
DDPLL

Related parts for MC9S12XA512VAG