PI7C21P100BNHE Pericom Semiconductor, PI7C21P100BNHE Datasheet - Page 56

Peripheral Drivers & Components (PCIs) PCI-X to PCI-XBridge 2 Port

PI7C21P100BNHE

Manufacturer Part Number
PI7C21P100BNHE
Description
Peripheral Drivers & Components (PCIs) PCI-X to PCI-XBridge 2 Port
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C21P100BNHE

Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Package / Case
CSBGA-304
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C21P100BNHE
Manufacturer:
Pericom
Quantity:
135
Part Number:
PI7C21P100BNHE
Manufacturer:
PI
Quantity:
1 831
8.1.42
SERR# DISABLE REGISTER – OFFSET 5Ch
BIT
4
3
2
1
0
BIT
7:5
4
3
2
1
FUNCTION
Arbiter Priority 4
Arbiter Priority 3
Arbiter Priority 2
Arbiter Priority 1
Arbiter Priority 0
FUNCTION
RESERVED
PERR# on Posted
Writes SERR# Disable
Primary Discard Timer
SERR# Disable
Secondary Discard
Timer SERR# Disable
Primary Retry Count
SERR# Disable
TYPE
RW
RW
RW
RW
RW
TYPE
RO
RW
RW
RW
RW
Page 56 of 79
DESCRIPTION
Arbiter Priority 4
0: Low priority request to master 4
1: High priority request to master 4
Reset to 0
Arbiter Priority 3
0: Low priority request to master 3
1: High priority request to master 3
Reset to 0
Arbiter Priority 2
0: Low priority request to master 2
1: High priority request to master 2
Reset to 0
Arbiter Priority 1
0: Low priority request to master 1
1: High priority request to master 1
Reset to 0
Arbiter Priority 0
0: Low priority request to internal bridge
1: High priority request to internal bridge
Reset to 1
DESCRIPTION
Reserved. Returns 000 when read.
PERR# on Posted Writes SERR# Disable
0: Assert SERR# and set bit[30] offset 04h of the status register if
bit[8] offset 04h in the command register is set. Discard the delayed
transaction.
1: Disable the assertion of SERR#.
Reset to 0
Primary Discard Timer SERR# Disable
0: Assert SERR# and update bit[30] offset 04h of the status register
if the primary discard timer expires and bit[8] offset 04h in the
command register is set and bit[27] offset 3Ch in the control register
is set. Discard the delayed transaction and set bit[3] offset 6Ch of the
retry and timer status register.
1: Disable the assertion of SERR# if the primary discard timer
expires. Discard the delayed transaction and set bit[3] offset 6Ch of
the retry and timer status register.
Reset to 0
Secondary Discard Timer SERR# Disable
0: Assert SERR# and update bit[30] offset 04h of the status register
if the secondary discard timer expires and bit[8] offset 04h in the
command register is set and bit[27] offset 3Ch in the control register
is set. Discard the delayed transaction and set bit[3] offset 6Ch of the
retry and timer status register.
1: Disable the assertion of SERR# if the primary discard timer
expires. Discard the delayed transaction and set bit[3] offset 6Ch of
the retry and timer status register.
Reset to 0
Primary Retry Count SERR# Disable
0: Assert SERR# and update bit[30] offset 04h of the status register
if the primary retry counter expires and bit[8] offset 04h in the
command register is set. Discard the transaction and set bit[1] offset
6Ch of the retry and timer status register.
1: Disable the assertion of SERR# if the primary retry counter
expires. Discard the transaction and set bit[1] offset 6Ch of the retry
and timer status register.
Reset to 0
2-PORT PCI-X TO PCI-X BRIDGE
November 2005 – Revision 1.02
PI7C21P100B

Related parts for PI7C21P100BNHE