AM79C972BVD\W AMD (ADVANCED MICRO DEVICES), AM79C972BVD\W Datasheet - Page 75

no-image

AM79C972BVD\W

Manufacturer Part Number
AM79C972BVD\W
Description
Manufacturer
AMD (ADVANCED MICRO DEVICES)
Datasheet

Specifications of AM79C972BVD\W

Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
adding the input to clock setup time for Flash/EPRO in-
puts (t
t
(t
The timing diagram in Figure 42 assumes the default
programming of ROMTMG (1001b = 9 CLK). After
reading the first byte, the Am79C972 controller reads in
three more bytes by incrementing the lower portion of
the ROM address. After the last byte is strobed in,
TRDY will be asserted on clock 50. When the host tries
to perform a burst read of the Expansion ROM, the
Am79C972 controller will disconnect the access at the
second data phase.
ACC
s_D
)
= ROMTMG * CLK period * CLK_FAC - (t
s_D
) from the time defined by ROMTMG:
Figure 40. EPROM Only Configuration for the Expansion Bus (64K EPROM)
Am79C972
EBUA_EBA[7:0]
EBDA[15:8]
AS_EBOE
EBD[7:0]
EROMCS
EBWE
v_A_D
Am79C972
) -
The host must program the Expansion ROM Base Ad-
dress register in the PCI configuration space before the
first access to the Expansion ROM. The Am79C972
controller will not react to any access to the Expansion
ROM until both MEMEN (PCI Command register, bit 1)
and ROMEN (PCI Expansion ROM Base Address reg-
ister, bit 0) are set to 1. After the Expansion ROM is
enabled, the Am79C972 controller will claim all memory
read accesses with an address between ROMBASE
and ROMBASE + 1M - 4 (ROMBASE, PCI Expansion
ROM Base Address register, bits 31-20). The address
output to the Expansion ROM is the offset from the ad-
dress on the PCI bus to ROMBASE. The Am79C972
controller aliases all accesses to the Expansion ROM
of the command types Memory Read Multiple and Mem-
ory Read Line to the basic Memory Read command.
A[15:8]
A[7:0]
DQ[7:0]
CS
OE
EPROM
21485C-43
75

Related parts for AM79C972BVD\W