FDC37M817-MS Standard Microsystems (SMSC), FDC37M817-MS Datasheet - Page 149

no-image

FDC37M817-MS

Manufacturer Part Number
FDC37M817-MS
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of FDC37M817-MS

Pin Count
100
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FDC37M817-MS
Manufacturer:
Microchip Technology
Quantity:
10 000
Note A. Logical Device IRQ and DMA Operation
1.
register bit in that logical block, the IRQ and/or DACK must be disabled. This
IRQ and DACK disabled by the Configuration Registers (active bit or
a.
b.
c.
d.
IRQ and DMA Enable and Disable: Any time the IRQ or DACK for a logical block is disabled by a
FDC: For the following cases, the IRQ and DACK used by the FDC are disabled (high
impedance).
Digital Output Register (Base+2) bit D3 (DMAEN) set to "0".
The FDC is in power down (disabled).
Serial Port 1 and 2:
Modem Control Register (MCR) Bit D2 (OUT2) - When OUT2 is a logic "0", the serial port
interrupt is forced to a high impedance state - disabled.
Parallel Port:
I.
ii.
Keyboard Controller: Refer to the KBD section of this spec.
(FROM ECR REGISTER)
SPP and EPP modes: Control Port (Base+2) bit D4 (IRQE) set to "0", IRQ is
disabled (high impedance).
ECP Mode:
(1)
(2)
000
001
010
011
100
101
110
111
MODE
(DMA) dmaEn from ecr register. See table.
IRQ - See table.
PRINTER
CONFIG
TEST
FIFO
ECP
RES
SPP
EPP
149
CONTROLLED BY
IRQ PIN
IRQE
IRQE
IRQE
IRQE
IRQE
(on)
(on)
(on)
address not valid).
CONTROLLED BY
PDREQ PIN
dmaEn
dmaEn
dmaEn
dmaEn
dmaEn
dmaEn
dmaEn
dmaEn
is in addition to the

Related parts for FDC37M817-MS