SC2200UFH-300 AMD (ADVANCED MICRO DEVICES), SC2200UFH-300 Datasheet - Page 227

no-image

SC2200UFH-300

Manufacturer Part Number
SC2200UFH-300
Description
Manufacturer
AMD (ADVANCED MICRO DEVICES)
Datasheet

Specifications of SC2200UFH-300

Operating Temperature (min)
0C
Operating Temperature (max)
85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC2200UFH-300F
Manufacturer:
NSC
Quantity:
201
Core Logic Module - Bridge, GPIO, and LPC Registers - Function 0
6.4.1.2
F0 Index 14h, Base Address Register 1 (F0BAR1) points to
the base address of the register space that contains the
configuration registers for LPC support. Table 6-31 gives
the bit formats of the I/O mapped registers accessed
through F0BAR1.
AMD Geode™ SC2200 Processor Data Book
Offset 00h-03h
Note:
31:21
Bit
20
19
18
17
16
15
14
13
12
11
10
9
Some signals require additional programming to make them externally accessible. See Table 4-2 "Multiplexing, Interrupt Selec-
tion, and Base Address Registers" on page 76 for pin multiplexing details and Table 3-4 "Strap Options" on page 45 for
LPC_ROM strap information.
LPC Support Registers
Description
Reserved.
INTD Source. Selects the interface source of the INTD# signal.
0: PCI - INTD# (ball AA2).
1: LPC - SERIRQ (ball J31).
INTC Source. Selects the interface source of the INTC# signal.
0: PCI - INTC# (ball C9).
1: LPC - SERIRQ (ball J31).
INTB Source. Selects the interface source of the INTB# signal.
0: PCI - INTB# (ball C26).
1: LPC - SERIRQ (ball J31).
INTA Source. Selects the interface source of the INTA# signal.
0: PCI - INTA# (ball D26).
1: LPC - SERIRQ (ball J31).
Reserved. Set to 0.
IRQ15 Source. Selects the interface source of the IRQ15 signal.
0: ISA - IRQ15 (ball AJ8).
1: LPC - SERIRQ (ball J31).
IRQ14 Source. Selects the interface source of the IRQ14 signal.
0: ISA - IRQ14 (ball AF1).
1: LPC - SERIRQ (ball J31).
IRQ13 Source. Selects the interface source of the internal IRQ13 signal.
0: ISA - IRQ13 internal signal. (An input from the CPU indicating that a floating point error has been detected and that inter-
1: LPC - SERIRQ (ball J31).
IRQ12 Source. Selects the interface source of the IRQ12 signal.
0: ISA - IRQ12 (unavailable externally).
1: LPC - SERIRQ (ball J31).
IRQ11 Source. Selects the interface source of the IRQ11 signal.
0: ISA - IRQ11 (unavailable externally).
1: LPC - SERIRQ (ball J31).
IRQ10 Source. Selects the interface source of the IRQ10 signal.
0: ISA - IRQ10 (unavailable externally).
1: LPC - SERIRQ (ball J31).
IRQ9 Source. Selects the interface source of the IRQ9 signal.
0: ISA - IRQ9 (ball AA3).
1: LPC - SERIRQ (ball J31).
nal INTR should be asserted.)
Table 6-31. F0BAR1+I/O Offset: LPC Interface Configuration Registers
SERIRQ_SRC — Serial IRQ Source Register (R/W)
The LPC Interface supports all features described in the
LPC bus specification 1.0, with the following exceptions:
• Only 8- or 16-bit DMA, depending on channel number.
• Only one external DRQ pin.
Does not support the optional larger transfer sizes.
32580B
Reset Value: 00000000h
235

Related parts for SC2200UFH-300