EP4CGX15BF14C8N Altera, EP4CGX15BF14C8N Datasheet - Page 416

IC CYCLONE IV FPGA 15K 169FBGA

EP4CGX15BF14C8N

Manufacturer Part Number
EP4CGX15BF14C8N
Description
IC CYCLONE IV FPGA 15K 169FBGA
Manufacturer
Altera
Series
CYCLONE® IV GXr

Specifications of EP4CGX15BF14C8N

Number Of Logic Elements/cells
14400
Number Of Labs/clbs
900
Total Ram Bits
540000
Number Of I /o
72
Voltage - Supply
1.16 V ~ 1.24 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
169-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-1475

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CGX15BF14C8N
Manufacturer:
ALTERA33
Quantity:
276
Part Number:
EP4CGX15BF14C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CGX15BF14C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CGX15BF14C8N
0
3–26
Cyclone IV Device Handbook, Volume 2
Table 3–6
mode in Cyclone IV GX devices.
Table 3–6. Dynamic Reconfiguration Clocking Interface Settings in Channel Reconfiguration Mode
Transmitter core clocking refers to the clock that is used to write the parallel data from
the FPGA fabric into the Transmit Phase Compensation FIFO. You can use one of the
following clocks to write into the Transmit Phase Compensation FIFO:
Option 1: Share a Single Transmitter Core Clock Between Transmitters
Dynamic Reconfiguration Channel Internal and Interface Settings
How should the receivers be
clocked?
How should the transmitters be
clocked?
tx_coreclk—you can use a clock of the same frequency as tx_clkout from the
FPGA fabric to provide the write clock to the Transmit Phase Compensation FIFO.
If you use tx_coreclk, it overrides the tx_clkout options in the ALTGX
MegaWizard Plug-In Manager.
tx_clkout—the Quartus II software automatically routes tx_clkout to the
FPGA fabric and back into the Transmit Phase Compensation FIFO.
Enable this option if you want tx_clkout of the first channel (channel 0) of the
transceiver block to provide the write clock to the Transmitter Phase
Compensation FIFOs of the remaining channels in the transceiver block.
This option is typically enabled when all the channels of a transceiver block have
the same functional mode and data rate and are reconfigured to the identical
functional mode and data rate.
ALTGX Setting
lists the supported clocking interface settings for channel reconfiguration
Select one of the available options:
Select one of the available options:
Share a single transmitter core clock between receivers
Use the respective channel transmitter core clocks
Use the respective channel receiver core clocks
Share a single transmitter core clock between transmitters
Use the respective channel transmitter core clocks
Chapter 3: Cyclone IV Dynamic Reconfiguration
Description
© December 2010 Altera Corporation
Dynamic Reconfiguration Modes

Related parts for EP4CGX15BF14C8N