MC68030FE20C Freescale Semiconductor, MC68030FE20C Datasheet - Page 159

no-image

MC68030FE20C

Manufacturer Part Number
MC68030FE20C
Description
IC MPU 32BIT ENHANCED 132-CQFP
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68030FE20C

Processor Type
M680x0 32-Bit
Speed
20MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
132-CQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030FE20C
Manufacturer:
SMARTASIC
Quantity:
79
Part Number:
MC68030FE20C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
6.3.1.8 CLEAR INSTRUCTION CACHE.
6.3.1.5 FREEZE DATA CACHE.
6.3.1.6 ENABLE DATA CACHE.
6.3.1.7 INSTRUCTION BURST ENABLE.
6.3.1.9 CLEAR ENTRY IN INSTRUCTION CACHE.
6-22
the data cache cause the entry to be updated even when the cache is frozen.
When the FD bit is clear, a miss in the data cache during a read cycle causes
the entry (or line) to be filled, and the filling of entries on writes that miss
When it is cleared, the data cache is disabled. A reset operation clears the
for system debugging or emulation, as required. Disabling the data cache
does not flush the entries. If it is enabled again, the previously valid entries
fill!ng of the instruction cache. Operating systems and other software set this
clears the IBE bit.
the instruction cache. Operating systems and other software set this bit to
clear instructions from the cache prior to a context switch. The processor
clears all valid bits in the instruction cache at the time a MOVEC instruction
an entry in the instruction cache. The index field of the CAAR (see Figure
specifies the entry to be cleared. The processor clears only the specified long
word by clearing the valid bit for the entry at the time a MOVEC instruction
When the FD bit is set and a miss occurs during a read or write of the data
cache, the indexed entry is not replaced. However, write cycles that hit in
are then controlled by the WA bit. A reset operation clears the FD bit.
ED bit. The supervisor normally enables the data cache, but it can clear ED
remain valid and can be used.
bit when burst filling of the instruction cache is desired. A reset operation
loads a one into the CI bit of the CACR. The CI bit is always read as a zero.
6-15) corresponding to the index and long-word select portion of an address
and FI bits. The CEI bit is always read as a zero.
loads a one into the CEI bit of the CACR, regardless of the states of the El
MC68030 USER'S MANUAL
Bit 9, the FD bit, is set to freeze the data cache.
Bit 8, the ED bit, is set to enable the data cache.
Bit 3, the CI bit, is set to clear all entries in
Bit 4, the IBE bit, is set to enable burst
Bit 2, the CEI bit, is set to clear
MOTOROLA

Related parts for MC68030FE20C