ds3102 Maxim Integrated Products, Inc., ds3102 Datasheet - Page 87
ds3102
Manufacturer Part Number
ds3102
Description
Stratum 3 Timing Card Ic With Synchronous Ethernet Support
Manufacturer
Maxim Integrated Products, Inc.
Datasheet
1.DS3102.pdf
(141 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
ds3102GN+
Manufacturer:
Microsemi Consumer Medical Product Group
Quantity:
10 000
Part Number:
ds3102GN+
Manufacturer:
DALLAS
Quantity:
20 000
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Note: The DLIMIT1 and DLIMIT2 registers must be read consecutively and written consecutively. See Section 8.3.
Bits 7 to 0: DPLL Hard Frequency Limit (HARDLIM[7:0]). The full 10-bit HARDLIM[9:0] field spans this register
and DLIMIT2. HARDLIM is an unsigned integer that specifies the hard frequency limit or pull-in/hold-in range of the
T0 DPLL. When frequency limit detection is enabled by setting FLLOL = 1 in the
frequency exceeds the hard limit the DPLL declares loss-of-lock. The hard frequency limit in ppm is
±HARDLIM[9:0] x 0.0782. The default value is normally ±9.2ppm. If external reference switching mode is enabled
during reset (see Section 7.6.5), the default value is configured to ±79.794ppm (3FFh). See Section 7.7.6.
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bits 1 to 0: DPLL Hard Frequency Limit (HARDLIM[9:8]). See the
Rev: 012108
____________________________________________________________________________________________ DS3102
—
7
0
7
0
6
1
—
6
0
DLIMIT1
DPLL Frequency Limit Register 1
41h
DLIMIT2
DPLL Frequency Limit Register 1
42h
5
1
—
5
0
—
4
1
HARDLIM[7:0]
4
0
DLIMIT1
—
3
0
3
0
register description.
—
2
1
2
0
DLIMIT3
register, if the DPLL
HARDLIM[9:8]
1
1
1
0
87 of 141
0
0
0
0