ep2sgx30c Altera Corporation, ep2sgx30c Datasheet - Page 105

no-image

ep2sgx30c

Manufacturer Part Number
ep2sgx30c
Description
Stratix Ii Gx Device Data Sheet
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep2sgx30cF780C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C3N
Manufacturer:
ALTERA
0
Part Number:
ep2sgx30cF780C3N
Manufacturer:
ALTERA
Quantity:
35
Part Number:
ep2sgx30cF780C4
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
ep2sgx30cF780C4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C4
Manufacturer:
ALTERA
Quantity:
35
Part Number:
ep2sgx30cF780C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C5
Manufacturer:
ALTERA
Quantity:
672
Part Number:
ep2sgx30cF780C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
ep2sgx30cF780C5N
0
Part Number:
ep2sgx30cF780I4N
Manufacturer:
SANYO
Quantity:
10
Altera Corporation
October 2007
The Stratix II GX clock networks can be disabled (powered down) by both
static and dynamic approaches. When a clock net is powered down, all
the logic fed by the clock net is in an off-state, thereby reducing the overall
power consumption of the device. The global and regional clock
networks can be powered down statically through a setting in the
configuration file (.sof or .pof). Clock networks that are not used are
automatically powered down through configuration bit settings in the
configuration file generated by the Quartus II software. The dynamic
clock enable and disable feature allows the internal logic to control power
up and down synchronously on GCLK and RCLK nets and PLL_OUT pins.
This function is independent of the PLL and is applied directly on the
clock network or PLL_OUT pin, as shown in
Enhanced and Fast PLLs
Stratix II GX devices provide robust clock management and synthesis
using up to four enhanced PLLs and four fast PLLs. These PLLs increase
performance and provide advanced clock interfacing and clock frequency
synthesis. With features such as clock switchover, spread spectrum
clocking, reconfigurable bandwidth, phase control, and reconfigurable
phase shifting, the Stratix II GX device’s enhanced PLLs provide you with
complete control of clocks and system timing. The fast PLLs provide
general purpose clocking with multiplication and phase shifting as well
as high-speed outputs for high-speed differential I/O support. Enhanced
and fast PLLs work together with the Stratix II GX high-speed I/O and
advanced clock architecture to provide significant improvements in
system performance and bandwidth.
Stratix II GX Device Handbook, Volume 1
Figures 2–67
Stratix II GX Architecture
through 2–69.
2–97

Related parts for ep2sgx30c