ep2sgx30c Altera Corporation, ep2sgx30c Datasheet - Page 52

no-image

ep2sgx30c

Manufacturer Part Number
ep2sgx30c
Description
Stratix Ii Gx Device Data Sheet
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep2sgx30cF780C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C3N
Manufacturer:
ALTERA
0
Part Number:
ep2sgx30cF780C3N
Manufacturer:
ALTERA
Quantity:
35
Part Number:
ep2sgx30cF780C4
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
ep2sgx30cF780C4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C4
Manufacturer:
ALTERA
Quantity:
35
Part Number:
ep2sgx30cF780C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C5
Manufacturer:
ALTERA
Quantity:
672
Part Number:
ep2sgx30cF780C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
ep2sgx30cF780C5N
0
Part Number:
ep2sgx30cF780I4N
Manufacturer:
SANYO
Quantity:
10
Logic Array Blocks
Logic Array
Blocks
2–44
Stratix II GX Device Handbook, Volume 1
EP2SGX30
EP2SGX60
EP2SGX90
EP2SGX130
Table 2–17. Stratix II GX Device Resources
Device
Columns/Blocks
M512 RAM
6/202
7/329
8/488
9/699
Applications and Protocols Supported with Stratix II GX Devices
Each Stratix II GX transceiver block is designed to operate at any serial bit
rate from 600 Mbps to 6.375 Gbps per channel. The wide data rate range
allows Stratix II GX transceivers to support a wide variety of standards
and protocols, such as PCI Express, GIGE, SONET/SDH, SDI, OIF-CEI,
and XAUI. Stratix II GX devices are ideal for many high-speed
communication applications, such as high-speed backplanes,
chip-to-chip bridges, and high-speed serial communications links.
Example Applications Support for Stratix II GX
Stratix II GX devices can be used for many applications, including:
Each logic array block (LAB) consists of eight adaptive logic modules
(ALMs), carry chains, shared arithmetic chains, LAB control signals, local
interconnects, and register chain connection lines. The local interconnect
transfers signals between ALMs in the same LAB. Register chain
connections transfer the output of an ALM register to the adjacent ALM
register in a LAB. The Quartus II Compiler places associated logic in a
LAB or adjacent LABs, allowing the use of local, shared arithmetic chain,
and register chain connections for performance and area efficiency.
Table 2–17
Stratix II GX LAB structure.
Traffic management with various levels of quality of service (QoS)
and integrated serial backplane interconnect
Multi-port single-protocol switching (for example, PCI Express,
GIGE, XAUI switch, or SONET/SDH)
Columns/Blocks
M4K RAM
4/144
5/255
6/408
7/609
shows Stratix II GX device resources.
M-RAM
Blocks
1
2
4
6
Columns/Blocks
DSP Block
2/16
3/36
3/48
3/63
Figure 2–32
Columns
LAB
49
62
71
81
Altera Corporation
October 2007
shows the
LAB Rows
36
51
68
87

Related parts for ep2sgx30c