zl50019gag2 Zarlink Semiconductor, zl50019gag2 Datasheet - Page 14

no-image

zl50019gag2

Manufacturer Part Number
zl50019gag2
Description
Enhanced 2 K Digital Switch With Stratum 4e Dpll
Manufacturer
Zarlink Semiconductor
Datasheet
A8, A9, A14,
R16, T6, T7,
T8, T9, T10,
M2, N2, P2,
PBGA Pin
C10, C11,
B12, B13,
A15, E10,
T11, T12,
T13, T14,
F13, G4,
P16, R2,
Number
C13, G3
K12
T15
M3
G5
K3
L4
L3
LQFP Pin
150, 151,
152, 153,
134, 135,
136, 137,
138, 139,
140, 215,
219, 225,
229, 236,
Number
144, 208
80, 105,
61, 62,
63, 64,
65, 66,
67, 68,
234
238
239
240
212
210
237
Pin Name
IC_OPEN
IC_GND
TRST
TMS
TCK
TDo
TDi
NC
Zarlink Semiconductor Inc.
Test Mode Select (5 V-Tolerant Input with Internal Pull-up)
JTAG signal that controls the state transitions of the TAP controller.
This pin is pulled high by an internal pull-up resistor when it is not
driven.
Test Clock (5 V-Tolerant Schmitt-Triggered Input with Internal
Pull-up)
Test Reset (5 V-Tolerant Input with Internal Pull-up)
Asynchronously initializes the JTAG TAP controller by putting it in
the Test-Logic-Reset state. This pin should be pulsed low during
power-up to ensure that the device is in the normal functional
mode. When JTAG is not being used, this pin should be pulled low
during normal operation.
Test Serial Data In (5 V-Tolerant Input with Internal Pull-up)
JTAG serial test instructions and data are shifted in on this pin.
This pin is pulled high by an internal pull-up resistor when it is not
driven.
Test Serial Data Out (5 V-Tolerant Three-state Output)
JTAG serial data is output on this pin on the falling edge of TCK.
This pin is held in high impedance state when JTAG is not
enabled.
Internal Test Mode (5 V-Tolerant Input with Internal Pull-down)
These pins may be left unconnected.
Internal Test Mode Enable (5 V-Tolerant Input)
These pins MUST be low.
No Connect
These pins MUST be left unconnected.
Provides the clock to the JTAG test logic.
ZL50019
14
Description
Data Sheet

Related parts for zl50019gag2