LM3S328-IQC20-A0 ETC2 [List of Unclassifed Manufacturers], LM3S328-IQC20-A0 Datasheet - Page 175

no-image

LM3S328-IQC20-A0

Manufacturer Part Number
LM3S328-IQC20-A0
Description
Microcontroller
Manufacturer
ETC2 [List of Unclassifed Manufacturers]
Datasheet
April 27, 2007
Reset
Reset
Type
Type
Bit/Field
31:16
15:0
GPTM TimerB Match (GPTMTBMATCHR)
Offset 0x034
R/W
RO
31
15
0
0
Register 12: GPTM TimerB Match (GPTMTBMATCHR), offset 0x034
This register is used in 32-bit Real-Time Clock mode and 16-bit PWM and Input Edge Count
modes.
R/W
RO
30
14
0
0
reserved
TBMRL
Name
R/W
RO
13
29
0
0
R/W
RO
12
28
0
0
Type
R/W
RO
R/W
RO
27
11
0
0
R/W
RO
10
26
0
0
0xFFFF
Reset
0
R/W
RO
25
9
0
0
Preliminary
Description
Reserved bits return an indeterminate value, and should never
be changed.
GPTM TimerB Match Register Low
When configured for PWM mode, this value along with
GPTMTBILR, determines the duty cycle of the output PWM
signal.
When configured for Edge Count mode, this value along with
GPTMTBILR, determines how many edge events are counted.
The total number of edge events counted is equal to the value
in GPTMTBILR minus this value.
R/W
RO
24
0
8
0
reserved
TBMRL
R/W
RO
23
7
0
0
R/W
RO
22
6
0
0
R/W
RO
21
0
5
0
R/W
RO
20
4
0
0
R/W
RO
19
3
0
0
LM3S328 Data Sheet
R/W
RO
18
0
2
0
R/W
RO
17
0
1
0
R/W
RO
16
0
0
0
175

Related parts for LM3S328-IQC20-A0