LTC4245CUHF#PBF Linear Technology, LTC4245CUHF#PBF Datasheet - Page 20

IC CNTRLR HOT SWAP 38-QFN

LTC4245CUHF#PBF

Manufacturer Part Number
LTC4245CUHF#PBF
Description
IC CNTRLR HOT SWAP 38-QFN
Manufacturer
Linear Technology
Type
Hot-Swap Controllerr
Datasheet

Specifications of LTC4245CUHF#PBF

Applications
CompactPCI™
Internal Switch(s)
No
Voltage - Supply
3.3V, 5V, 12V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
38-WFQFN, Exposed Pad
Family Name
LTC4245
Package Type
QFN EP
Operating Supply Voltage (min)
2.25/4.25/10.2/-10.2V
Operating Supply Voltage (max)
0/10/20/-20V
Operating Temperature (min)
0C
Operating Temperature (max)
70C
Operating Temperature Classification
Commercial
Product Depth (mm)
5mm
Product Length (mm)
7mm
Mounting
Surface Mount
Pin Count
38
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LTC4245CUHF#PBFLTC4245CUHF
Manufacturer:
LT
Quantity:
10 000
Company:
Part Number:
LTC4245CUHF#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Company:
Part Number:
LTC4245CUHF#PBFLTC4245CUHF#TRPBF
Manufacturer:
LT
Quantity:
39
APPLICATIO S I FOR ATIO
LTC4245
Power Bad Fault
A power bad condition exists when any supply output
drops below its power bad threshold for more than
15μs (17μs for V
register. The HEALTHY# output goes high impedance,
and LOCAL_PCI_RST# pin is pulled low. If the gate of
the supply’s MOSFET is enhanced, a power bad fault is
logged in bits F0 to F3 of the FAULT2 register. A circuit
will prevent power bad fault bits being set if the external
MOSFET gate-to-source voltage is low, eliminating false
power bad faults during power-up or power-down. If the
supply output subsequently rises back above the thresh-
old, bit A2 will be cleared, HEALTHY# will pull low and
LOCAL_PCI_RST# will follow PCI_RST#.
BD_SEL# Change of State
Whenever the BD_SEL# pin toggles, bit F6 is set to indi-
cate a change of state. When the BD_SEL# pin goes high,
indicating board removal, all switches turn off immediately.
Bit A6 reports the current state of this pin. If the BD_SEL#
pin is pulled low, indicating a board insertion, all fault bits
except F6 will be cleared. If the sequence bit C6 is set, then
On control bits D1 to D3 are also cleared. If the BD_SEL#
pin remains low for 100ms the state of the ON pin will
be captured in either D0 to D3 or only D0, depending on
sequence bit C6. This turns on the switches if ON pin is
tied high. There is an internal 10μA pull-up current source
on the BD_SEL# pin from INTV
If the system shuts down due to a fault, it may be desirable
to restart the system simply by removing and reinserting
a load card. In cases where the LTC4245 and the switches
reside on a backplane or midplane (as in a PCI Express
application) and the load resides on a plug-in card, the
BD_SEL# pin can be used to detect when the plug-in card
is removed (see Figure 9). Once the plug-in card is rein-
serted the two fault registers are cleared (except for F6).
After 100ms the state of ON pin is latched into bits D0 to
D3. At this point the system will start up again.
If a connection sense on the plug-in card is driving the
BD_SEL# pin, the insertion or removal of the card may
cause the pin voltage to bounce. This will result in clear-
ing the fault register when the card is removed. The pin
20
EEOUT
U
). This sets bit A2 in the STATUS
U
CC
.
W
U
can be debounced using a fi lter capacitor, C
the BD_SEL# pin as shown in Figure 9. The fi lter time is
given by:
FET Short Fault
A FET short fault will be reported if the data converter
measures a supply’s current sense voltage greater than 7
LSB while the supply’s pass transistor is turned off. This
condition sets the FET short present bit, A5, and the FET
short fault bit F5. Reading the On status bits (D4 to D7) and
the ADC current sense voltage data registers (J, M, P, S)
can help debug which supply’s MOSFET might be poten-
tially shorted. A false FET short fault might be reported if
an input supply power-up is delayed by more than 500ms
after INTV
Fault Alerts
When any of the bits in fault registers E and F are set, an
optional bus alert can be generated by setting the appropri-
ate bit in the ALERT register B. This allows only selected
faults to generate alerts. At power-up the default state is not
to alert on faults. If an alert is enabled, the corresponding
fault will cause the ALERT# pin to pull low. See the Alert
Response Protocol section for more information.
*ADDITIONAL DETAILS OMITTED FOR CLARITY
t
FILTER
LTC4245G*
CC
=
Figure 9. Plug-In Card Insertion/Removal
C
MOTHERBOARD
is up.
BD SEL
+
GND
_
9
1.235V
#
BD_SEL#
10µA
123
10
[
ms µF
/
C
BD_SEL#
]
CONNECTOR
BD_SEL#
PLUG-IN
CARD
4245 F09
4245fa
, on
(5)

Related parts for LTC4245CUHF#PBF