C8051F350DK Silicon Laboratories Inc, C8051F350DK Datasheet - Page 113

DEV KIT FOR F350/351/352/353

C8051F350DK

Manufacturer Part Number
C8051F350DK
Description
DEV KIT FOR F350/351/352/353
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheets

Specifications of C8051F350DK

Contents
Evaluation Board, Power Supply, USB Cables, Adapter and Documentation
Processor To Be Evaluated
C8051F35x
Interface Type
USB
Silicon Manufacturer
Silicon Labs
Core Architecture
8051
Silicon Core Number
C8051F350
Silicon Family Name
C8051F35x
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
C8051F350, 351, 352, 353
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1083

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F350DK
Manufacturer:
SiliconL
Quantity:
8
13. Prefetch Engine
The C8051F350/1/2/3 family of devices incorporate a 2-byte prefetch engine. Because the access time of
the Flash memory is 40 ns, and the minimum instruction time is 20 ns, the prefetch engine is necessary for
full-speed code execution. Instructions are read from Flash memory two bytes at a time by the prefetch
engine, and given to the CIP-51 processor core to execute. When running linear code (code without any
jumps or branches), the prefetch engine allows instructions to be executed at full speed. When a code
branch occurs, the processor may be stalled for up to two clock cycles while the next set of code bytes is
retrieved from Flash memory. The FLRT bit (FLSCL.4) determines how many clock cycles are used to read
each set of two code bytes from Flash. When operating from a system clock of 25 MHz or less, the FLRT
bit should be set to ‘0’ so that the prefetch engine takes only one clock cycle for each read. When operat-
ing with a system clock of greater than 25 MHz (up to 50 MHz), the FLRT bit should be set to ‘1’, so that
each prefetch code read lasts for two clock cycles.
Bits 7–6: Unused. Read = 00b; Write = Don’t Care
Bit 5:
Bits 4–1: Unused. Read = 0000b; Write = Don’t Care
Bit 0:
Bit7
R
PFEN: Prefetch Enable.
This bit enables the prefetch engine.
0: Prefetch engine is disabled.
1: Prefetch engine is enabled.
FLBWE: Flash Block Write Enable.
This bit allows block writes to Flash memory from software.
0: Each byte of a software Flash write is written individually.
1: Flash bytes are written in groups of two.
Bit6
SFR Definition 13.1. PFE0CN: Prefetch Engine Control
R
PFEN
R/W
Bit5
Bit4
R
Rev. 1.1
Bit3
R
Bit2
R
C8051F350/1/2/3
Bit1
R
SFR Address: 0xE3
FLBWE
R/W
Bit0
00100000
Reset Value
113

Related parts for C8051F350DK