TMPM362F10FG Toshiba, TMPM362F10FG Datasheet - Page 43

no-image

TMPM362F10FG

Manufacturer Part Number
TMPM362F10FG
Description
32BIT MICROCONTROLLER
Manufacturer
Toshiba
Series
TX03r
Datasheet

Specifications of TMPM362F10FG

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, Microwire, SIO, SPI, SSP, UART/USART
Peripherals
DMA, WDT
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 16x10b
Package / Case
144-LQFP
Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Number Of I /o
-
Eeprom Size
-
Oscillator Type
-
Lead Free Status / Rohs Status
 Details
Other names
Q5704184A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM362F10FG
Manufacturer:
Freescale
Quantity:
488
Part Number:
TMPM362F10FG(C)
Manufacturer:
Toshiba
Quantity:
10 000
2.4
2.5
2.6
struction execution. If an event is input, the core returns from low-power consumption mode caused by WFE instruc-
tion.
and WFE instruction.
nals. SLEEPDEEP signals are output when <SLEEPDEEP> bit of System Control Register is set.
event signals are not used so that please do not use WFE instruction.
this function.
Events
The Cortex-M3 core has event output signals and event input signals. An event output signal is output by SEV in-
TMPM362F10FG does not use event output signals and event input signals. Please do not use SEV instruction
Power Management
The Cortex-M3 core provides power management system which uses SLEEPING signals and SLEEPDEEP sig-
These signals are output in the following circumstances:
TMPM362F10FG does not use SLEEPDEEP signals so that <SLEEPDEEP> bit must not be set. And also
For detail of power management, refer to the Chapter "Clock/Mode control."
Exclusive access
In Cortex-M3 core, the DCode bus system supports exclusive access. However, TMPM362F10FG does not use
-
-
-
Wait-For-Interrupt (WFI) instruction execution
Wait-For-Event (WFE) instruction execution
the timing when interrupt-service-routine (ISR) exit in case that <SLEEPONEXIT> bit of System Con-
trol Register is set.
Page 19
TMPM362F10FG

Related parts for TMPM362F10FG