TMPM362F10FG Toshiba, TMPM362F10FG Datasheet - Page 439

no-image

TMPM362F10FG

Manufacturer Part Number
TMPM362F10FG
Description
32BIT MICROCONTROLLER
Manufacturer
Toshiba
Series
TX03r
Datasheet

Specifications of TMPM362F10FG

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, Microwire, SIO, SPI, SSP, UART/USART
Peripherals
DMA, WDT
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 16x10b
Package / Case
144-LQFP
Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Number Of I /o
-
Eeprom Size
-
Oscillator Type
-
Lead Free Status / Rohs Status
 Details
Other names
Q5704184A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM362F10FG
Manufacturer:
Freescale
Quantity:
488
Part Number:
TMPM362F10FG(C)
Manufacturer:
Toshiba
Quantity:
10 000
Figure 12-15 Receive Operation in the I/O Interface Mode (SCLK Input Mode)
SCLK input
(<SCLKS>=”0”
RBFLL
SCLK input
(<SCLKS>=”0”
Receive data
read timing
SCLK input
(<SCLKS>=”1”
RXD
(INTRXx interrupt
Receive data
read timing
SCLK input
(<SCLKS>=”1”
RXD
(INTRXx interrupt
RBFLL
OERR
Rising mode)
Rising mode)
falling mode)
request)
falling mode)
request)
(2)
be moved to the receive buffer from the shift register, and the receive buffer can receive the next
frame successively.
In the SCLK input mode, receiving double buffering is always enabled, the received frame can
The INTRXx receive interrupt is generated each time received data is moved to the receive buffer.
SCLK Input Mode
bit 0
bit 0
If data is read from buffer
If data can not be read from buffer
bit 1
bit 1
Page 415
bit 5
bit 5
bit 6
bit 6
bit 7
bit 7
TMPM362F10FG
bit 0
bit 0

Related parts for TMPM362F10FG