TMPA901CMXBG Toshiba, TMPA901CMXBG Datasheet - Page 582

no-image

TMPA901CMXBG

Manufacturer Part Number
TMPA901CMXBG
Description
Microcontrollers (MCU) 32-bit RISC MCU 16kb ARM926EJ 16kb 200Mhz
Manufacturer
Toshiba
Datasheet

Specifications of TMPA901CMXBG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
-
Rom Type
ROMless
Ram (kbytes)
32
Number Of Pins
177
Package
BGA
Vcc
3V
Tft Lcd Controller
Y
Touchscreen Controller
Y
Usb Host Fs With Phy
Y
Usb Device Hs With Phy
Y
Sd Host Controller
-
Cmos Image Sensor Interface
-
I2s
1
Ssp (ch) Spi
1
I2mc/sio (ch)
1
Uart/sio (ch)
2
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
8
10-bit Ad Converter
4
12-bit Da Converter
-
16-bit Timer / Counter
6
Real Time Clock
Y
Watchdog Timer
Y
Osc Freq Detect
Y
Low-power Modes
Y
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPA901CMXBG
Manufacturer:
Toshiba
Quantity:
10 000
[31:14]
[13:12]
[11:9]
[8]
[7:4]
[3]
[2]
[1]
[0]
[Description]
Bit
a. <I2STx_RLCH_CUT>
b. <I2STx_BITCNV>
1.
0y00: Stereo setting (both channel output)
0y01: Monaural setting (Right-side channel output)
0y10: Monaural setting (Left-side channel output)
0y11: Don’t setting
Specifies whether to invert the MSB (sign bit).
0y0: Not inverted
0y1: Inverted
Stereo/monaural (Right-side channel output, Leftt-side channel output) output setting.
I2STCON (Tx Control Register)
I2STx_RLCH_CUT
I2STx_BITCNV
I2STx_UNDERFLOW
I2STx_MSBINV
I2STx_WSINV
I2STx_DELAYOFF
Bit Symbol
R/W
R/W
R/W
R/W
R/W
R/W
Type
TMPA901CM- 581
Undefined
0y00
Undefined
0y0
Undefined
0y0
0y0
0y0
0y0
Reset
Value
Stereo/Monaural output setting
0y00: Stereo setting (both channel output)
0y01: Monaural setting (Right-side channel
0y10: Monaural setting (Left-side channel
0y11:Don’t setting
Read as undefined. Write as zero.
Read as undefined. Write as zero.
MSB sign bit inversion
0y0: Not inverted
0y1: Inverted
Read as undefined. Write as zero.
Data output at FIFO underflow
0y0: 0 is output.
0y1: The current data is held.
LSB/MSB first 0y0: MSB first
0y1: LSB first
WS channel definition inversion
0y0: WS = 1 (RCH), WS = 0 (LCH)
0y1: WS channel definition inverted
Relationship between Data output timing and
WS 0y0: Delay of 1CLOCK from WS0y1: No
delay from WS
output)
output)
WS = 0 (RCH), WS = 1 (LCH)
Address
Description
(0xF204_0000) + (0x0000)
TMPA901CM
2010-07-29

Related parts for TMPA901CMXBG