AT32UC3C2512C Atmel Corporation, AT32UC3C2512C Datasheet - Page 1116

no-image

AT32UC3C2512C

Manufacturer Part Number
AT32UC3C2512C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C2512C

Flash (kbytes)
512 Kbytes
Pin Count
64
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
# Of Touch Channels
32
Hardware Qtouch Acquisition
No
Max I/o Pins
45
Ext Interrupts
64
Usb Transceiver
1
Quadrature Decoder Channels
1
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
5
Twi (i2c)
2
Uart
4
Can
2
Lin
4
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
11
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
68
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
13
Input Capture Channels
6
Pwm Channels
14
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C2512C-A2UR
Manufacturer:
YAGEO
Quantity:
60 000
Part Number:
AT32UC3C2512C-A2UR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C2512C-A2UT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C2512C-A2ZR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C2512C-A2ZT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C2512C-U
Manufacturer:
ATMEL
Quantity:
125
Part Number:
AT32UC3C2512C-Z2ZR
Manufacturer:
Atmel
Quantity:
1 499
36.6.16.2
36.6.16.3
36.6.17
36.6.18
32117C–AVR-08/11
Window Monitor
Arbitration
ADC offset error calibration
Sample and hold gain error calibration
Offset cancellation has to be performed by the user due to temperature and operating voltage
conditions dependence. The offset can be obtained by converting a null differential value. That
offset has to be negated and written into the Offset Calibration (OCAL) field of the ADCCAL reg-
ister. Then, for each conversion result, the controller will return the converted value added with
the signed OCAL value. For instance, if the offset value obtained is 0x3, then the value 0xFD
must be written to OCAL. Please note that OCAL is a 6 bits register, if the MSB is high then the
value will be considered negative. A saturation mechanism avoids flipping phenomena. OCAL
stores a signed number of LSB assuming the calibration has been performed in 12 bits resolu-
tion. If converting at a lower resolution, correction will only take into account the appropriate
most significant bits.
S/H are gain-calibrated during production, but to take advantage of this the calibration value
must be read from the factory page in flash and written to the Sample and Hold Gain Calibration
(GAIN0 and GAIN1) fields of the SHCAL register.
There are 2 window monitors that allow to compare two of the result registers to some pre-
defined threshold values. The Window Mode (WM) field in WCFGy register (see
allows the user to configure operating mode in order to generate interrupts. The High Threshold
(HT) and Low Threshold (LT) fields in WCFGy register give the threshold voltage values of the
comparators. The result register to monitor is selected by the Source (SRC) field in WCFGy
register.
Table 36-10. Window Modes
Note: Comparisons are performed regardless with the HWLA setting (half word left adjust).
In dual sequencer mode, SEQ0 has priority over SEQ 1. Due to the ADC pipeline topology, the
arbiter is implemented in order to allocate optimal time slots to each sequencer in order to pipe
requests. When all analog voltages have been taken into account in the ADC pipeline, an other
sequencer can drive the analog blocs without waiting for the end of the whole conversion pro-
cess. The ADC result will be sampled by another process when getting the wanted precision.
0
0
0
0
1
1
1
1
WM
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Modes
No window mode (default)
Mode 1: active when result < HT
Mode 2: active when result > LT
Mode 3: active when LT < result < HT
Mode 4: active when result >= LT or result >= HT
reserved
reserved
reserved
AT32UC3C
Table
36-10)
1116

Related parts for AT32UC3C2512C