EP2SGX30DF780C5N Altera, EP2SGX30DF780C5N Datasheet - Page 208

IC STRATIX II GX 30K 780-FBGA

EP2SGX30DF780C5N

Manufacturer Part Number
EP2SGX30DF780C5N
Description
IC STRATIX II GX 30K 780-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX30DF780C5N

Number Of Logic Elements/cells
33880
Number Of Labs/clbs
1694
Total Ram Bits
1369728
Number Of I /o
361
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
780-FBGA
Family Name
Stratix II GX
Number Of Logic Blocks/elements
33880
# I/os (max)
361
Frequency (max)
609.76MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
33880
Ram Bits
1369728
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1754

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX30DF780C5N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX30DF780C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Operating Conditions
4–38
Stratix II GX Device Handbook, Volume 1
Notes to
(1)
(2)
(3)
Serial RapidIO
SDI
BASIC Single
Width
BASIC Double
Width
Table 4–21. PCS Latency (Part 2 of 2)
Functional Mode
The latency numbers are with respect to the PLD-transceiver interface clock cycles.
The total latency number is rounded off in the Sum column.
For CPRI 614 Mbps and 1.228 Gbps data rates, the Quartus II software customizes the PLD-transceiver
interface clocking to achieve zero clock cycle uncertainty in the transmitter phase compensation FIFO
latency. For more details, refer to the CPRI Mode section in the
chapter in volume 2 of the Stratix II GX Device Handbook.
Table
4–21:
10-bit channel
20-bit channel
Configuration
channel width
channel width
channel width
channel width
16-bit/20-bit
16-bit/20-bit
32-bit/40-bit
3.125 Gbps
1.25 Gbps,
8-bit/10-bit
Loopback/
2.5 Gbps,
HD, 3G
Parallel
width
width
BIST
HD
TX PIPE
Note (1)
-
-
-
-
-
-
-
-
Phase
Comp
FIFO
2-3
2-3
2-3
2-3
2-3
2-3
2-3
2-3
TX
Transmitter PCS Latency
Serializer
Byte
Stratix II GX Transceiver Architecture Overview
1
1
1
1
1
1
1
1
TX State
Machine
-
-
-
-
-
-
-
-
Encoder
8B/10B
0.5
0.5
0.5
0.5
1
1
1
1
Altera Corporation
Sum
4-5
4-5
4-5
4-5
4-5
4-5
4-5
4-5
(2)
June 2009

Related parts for EP2SGX30DF780C5N