EP2SGX30DF780C5N Altera, EP2SGX30DF780C5N Datasheet - Page 231

IC STRATIX II GX 30K 780-FBGA

EP2SGX30DF780C5N

Manufacturer Part Number
EP2SGX30DF780C5N
Description
IC STRATIX II GX 30K 780-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX30DF780C5N

Number Of Logic Elements/cells
33880
Number Of Labs/clbs
1694
Total Ram Bits
1369728
Number Of I /o
361
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
780-FBGA
Family Name
Stratix II GX
Number Of Logic Blocks/elements
33880
# I/os (max)
361
Frequency (max)
609.76MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
33880
Ram Bits
1369728
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1754

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX30DF780C5N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX30DF780C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
June 2009
LVTTL
LVCMOS
2.5 V
1.8 V
1.5 V
Table 4–53. Output Timing Measurement Methodology for Output Pins (Part 1 of 2)
(4)
(4)
(4)
(4)
I/O Standard
(4)
3.
4.
5.
The Quartus II software reports the timing with the conditions shown in
Table 4–53
circuit that is represented by the output timing of the Quartus II software.
Figure 4–8. Output Delay Timing Reporting Setup Modeled by Quartus II
Notes to
(1)
(2)
(3)
R
Simulate the output driver of choice into the actual PCB trace and
load, using the appropriate IBIS model or capacitance value to
represent the load.
Record the time to V
Compare the results of steps 2 and 4. The increase or decrease in
delay should be added to or subtracted from the I/O Standard
Output Adder delays to yield the actual worst-case propagation
delay (clock-to-output) of the PCB trace.
Output pin timing is reported at the output pin of the FPGA device. Additional
delays for loading and board trace delay need to be accounted for with IBIS model
simulations.
V
V
S
CCPD
CCINT
(
Ω
Output
Buffer
Figure
V
)
GND
CCIO
is 3.085 V unless otherwise specified.
is 1.12 V unless otherwise specified.
using the above equation.
R
4–8:
D
(
Output
Ω
Loading and Termination
)
V
MEAS
R
T
MEAS
(
Ω
)
R
.
S
V
CCIO
3.135
3.135
2.375
1.710
1.425
GND
V
Stratix II GX Device Handbook, Volume 1
TT
R
C
(V)
Figure 4–8
T
L
DC and Switching Characteristics
V
TT
(V)
shows the model of the
C
Notes
L
(pF)
0
0
0
0
0
Output
Output
(1), (2),
Measurement
p
n
V
1.5675
1.5675
1.1875
0.7125
MEAS
0.855
R
Point
D
(3)
(V)
4–61

Related parts for EP2SGX30DF780C5N