EP2SGX30DF780C5N Altera, EP2SGX30DF780C5N Datasheet - Page 241

IC STRATIX II GX 30K 780-FBGA

EP2SGX30DF780C5N

Manufacturer Part Number
EP2SGX30DF780C5N
Description
IC STRATIX II GX 30K 780-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX30DF780C5N

Number Of Logic Elements/cells
33880
Number Of Labs/clbs
1694
Total Ram Bits
1369728
Number Of I /o
361
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
780-FBGA
Family Name
Stratix II GX
Number Of Logic Blocks/elements
33880
# I/os (max)
361
Frequency (max)
609.76MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
33880
Ram Bits
1369728
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1754

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX30DF780C5N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX30DF780C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
June 2009
(1)
(2)
t
t
t
t
t
t
t
t
t
t
t
INREG2PIPE9
INREG2PIPE18
INREG2PIPE36
PIPE2OUTREG2ADD
PIPE2OUTREG4ADD
PD9
PD18
PD36
CLR
CLKL
CLKH
Table 4–58. DSP Block Internal Timing Microparameters (Part 2 of 2)
Symbol
This column refers to –3 speed grades for EP2SGX30, EP2SGX60, and EP2SGX90 devices.
This column refers to –3 speed grades for EP2SGX130 devices.
Input register to
DSP block pipeline
register in 9 × 9-bit
mode
Input register to
DSP block pipeline
register in 18 × 18-
bit mode
Input register to
DSP block pipeline
register in 36 × 36-
bit mode
DSP block pipeline
register to output
register delay in
two-multipliers
adder mode
DSP block pipeline
register to output
register delay in
four-multipliers
adder mode
Combinational input
to output delay for
9 × 9
Combinational input
to output delay for
18 × 18
Combinational input
to output delay for
36 × 36
Minimum clear pulse
width
Minimum clock low
time
Minimum clock high
time
Parameter
1312
1302
1302
1134
2100
2110
2939
2212
1190
1190
Min
924
Grade
-3 Speed
2030
2010
2010
1450
1850
2880
2990
4450
(1)
Max
1312
1302
1302
1134
2100
2110
2939
2322
1249
1249
Min
924
Grade
-3 Speed
(2)
Max
2131
2110
2110
1522
1942
3024
3139
4672
Stratix II GX Device Handbook, Volume 1
1312
1302
1302
1134
2100
2469
1328
1328
2110
2939
Min
924
DC and Switching Characteristics
-4 Speed
Grade
Max
2266
2244
2244
1618
2065
3214
3337
4967
1312
1302
1302
1134
2100
2110
2939
2964
1594
1594
Min
924
-5 Speed
Grade
2720
2693
2693
1943
2479
3859
4006
5962
Max
Unit
4–71
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps

Related parts for EP2SGX30DF780C5N