Z8S180 Zilog., Z8S180 Datasheet - Page 35

no-image

Z8S180

Manufacturer Part Number
Z8S180
Description
ENHANCED Z180 MICROPROCESSOR
Manufacturer
Zilog.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8S18010FEC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FEC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FEG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FSC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FSCZ180
Manufacturer:
ZILOG
Quantity:
748
Part Number:
Z8S18010FSG
Manufacturer:
Zilog
Quantity:
426
Part Number:
Z8S18010PSG
Manufacturer:
Zilog
Quantity:
48
Part Number:
Z8S18010VEC
Manufacturer:
ZILOG
Quantity:
12 388
Part Number:
Z8S18010VSC
Manufacturer:
ZILOG
Quantity:
250
20
UM005001-ZMP0400
Z 8018x Fam il y
M PU Us e r M anual
Figure 10.
Operand and Data Read/Write Timing
The instruction operand and data read/write timing differs from Op Code
fetch timing in two ways:
Instruction operands include immediate data, displacement, and extended
addresses, and contain the same timing as memory data reads.
During memory write cycles the MREQ signal goes active in the second
half of T1. At the end of T1, the data bus is driven with the write data.
At the start of T2, the WR signal is asserted Low enabling the memory.
MREQ and WR go inactive in the second half of T3 followed by
disabling of the write data on the data bus.
A0
D0
MREQ
WAIT
The M1 output is held inactive
The read cycle timing is relaxed by one-half clock cycle because data
is latched at the falling edge of T3
A19
Phi
RD
M1
D7
Op Code Fetch (with Wait State) Timing Diagram
T1
T2
TW
TW
Op Code
T3
T1
T2

Related parts for Z8S180