S25FL512SAGMFIG13 Spansion, S25FL512SAGMFIG13 Datasheet - Page 82

no-image

S25FL512SAGMFIG13

Manufacturer Part Number
S25FL512SAGMFIG13
Description
Flash 512Mb 3V 133MHz Serial NOR Flash
Manufacturer
Spansion
Datasheet

Specifications of S25FL512SAGMFIG13

Rohs
yes
Memory Type
Flash
Memory Size
512 MB
Architecture
Uniform
Timing Type
Asynchronous
Interface Type
SPI
Supply Voltage - Max
3.6 V
Supply Voltage - Min
2.7 V
Operating Temperature
- 40 C to + 85 C
Mounting Style
SMD/SMT
Package / Case
SO-16
82
The Write Registers (WRR) command allows the user to change the values of the Block Protect (BP2, BP1,
and BP0) bits to define the size of the area that is to be treated as read-only. The Write Registers (WRR)
command also allows the user to set the Status Register Write Disable (SRWD) bit to a 1 or a 0. The Status
Register Write Disable (SRWD) bit and Write Protect (WP#) signal allow the BP bits to be hardware
protected.
When the Status Register Write Disable (SRWD) bit of the Status Register is a 0 (its initial delivery state), it is
possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been
set by a Write Enable (WREN) command, regardless of the whether Write Protect (WP#) signal is driven to
the logic high or logic low state.
When the Status Register Write Disable (SRWD) bit of the Status Register is set to a 1, two cases need to be
considered, depending on the state of Write Protect (WP#):
 If Write Protect (WP#) signal is driven to the logic high state, it is possible to write to the Status and
 If Write Protect (WP#) signal is driven to the logic low state, it is not possible to write to the Status and
The WP# hardware protection can be provided:
 by setting the Status Register Write Disable (SRWD) bit after driving Write Protect (WP#) signal to the logic
 or by driving Write Protect (WP#) signal to the logic low state after setting the Status Register Write Disable
The only way to release the hardware protection is to pull the Write Protect (WP#) signal to the logic high
state. If WP# is permanently tied high, hardware protection of the BP bits can never be activated.
Configuration Registers provided that the Write Enable Latch (WEL) bit has previously been set to a “1” by
initiating a Write Enable (WREN) command.
Configuration Registers even if the Write Enable Latch (WEL) bit has previously been set to a 1 by a Write
Enable (WREN) command. Attempts to write to the Status and Configuration Registers are rejected, and
are not accepted for execution. As a consequence, all the data bytes in the memory area that are protected
by the Block Protect (BP2, BP1, BP0) bits of the Status Register, are also hardware protected by WP#.
low state;
(SRWD) bit to a 1.
D a t a
S25FL512S
S h e e t
( P r e l i m i n a r y )
S25FL512S_00_04 June 13, 2012

Related parts for S25FL512SAGMFIG13