C8051F060-TB Silicon Laboratories Inc, C8051F060-TB Datasheet - Page 52

BOARD PROTOTYPING W/C8051F060

C8051F060-TB

Manufacturer Part Number
C8051F060-TB
Description
BOARD PROTOTYPING W/C8051F060
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheets

Specifications of C8051F060-TB

Contents
Board
Processor To Be Evaluated
C8051F06x
Interface Type
USB
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
C8051F060
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
C8051F060/1/2/3/4/5/6/7
5.1.
ADC0 and ADC1 can be programmed to operate independently as single-ended ADCs, or together to
accept a differential input. In single-ended mode, the ADCs can be configured to sample simultaneously, or
to use different conversion speeds. In differential mode, ADC1 is a slave to ADC0, and its configuration is
based on ADC0 settings, except during offset or gain calibrations. The DIFFSEL bit in the Channel Select
Register AMX0SL (Figure 5.6) selects between single-ended and differential mode.
5.1.1. Pseudo-Differential Inputs
The inputs to the ADCs are pseudo-differential. The actual voltage measured by each ADC is equal to the
voltage between the AINn pin and the AINnG pin. AINnG must be a DC signal between -0.2 and 0.6 V. In
most systems, AINnG will be connected to AGND. If not tied to AGND, the AINnG signal can be used to
negate a limited amount of fixed offset, but it is recommended that the internal offset calibration features of
the device be used for this purpose. When operating in differential mode, AIN0G and AIN1G should be tied
together. AINn must remain above AINnG in both modes for accurate conversion results.
52
AIN0G
AIN1G
AIN0
AIN1
Interface
Single-Ended or Differential Operation
DMA
Figure 5.2. 16-bit ADC0 and ADC1 Data Path Diagram
ADC0
ADC1
16-Bit
16-Bit
SAR
SAR
ADC0GTH
ADC1H
16
16
8
16
8
ADC0GTL
ADC1L
Rev. 1.2
+
-
1
0
AMX0SL
Single-Ended
Differential
ADC0LTH
ADC0H
8
16
ADC0LTL
8
ADC0L
Compare
Window
32
AD0WINT

Related parts for C8051F060-TB