MCF5272CVF66 Freescale Semiconductor, MCF5272CVF66 Datasheet - Page 472

IC MPU 32BIT 66MHZ 196-MAPBGA

MCF5272CVF66

Manufacturer Part Number
MCF5272CVF66
Description
IC MPU 32BIT 66MHZ 196-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5272CVF66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART, USB
Peripherals
DMA, WDT
Number Of I /o
32
Program Memory Size
16KB (4K x 32)
Program Memory Type
ROM
Ram Size
1K x 32
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
196-MAPBGA
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272CVF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272CVF66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272CVF66 K75N
Manufacturer:
ST
Quantity:
18
Part Number:
MCF5272CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Bus Operation
A normal reset causes all bus activity except SDRAM refresh cycles to terminate. During a normal reset,
SDRAM refresh cycles continue to occur at the programmed rate and with the programmed waveform
timing. In addition, normal reset initializes registers appropriately for a reset exception. During a normal
reset, SCR[RSTSRC] is set to 0b01 to indicate assertion of RSTI with DRESETEN negated caused the
previous reset.
20.12.3 Software Watchdog Timer Reset Operation
A software watchdog timer is provided to allow periodic monitoring of software activity. If the software
watchdog is not periodically accessed by software it can programmed to generate a reset after a timeout
period. When the timeout occurs, an internal reset is asserted for 32K clocks, resetting internal registers as
with a normal reset. The RSTO pin simultaneously asserts for 32K clocks after the software watchdog
timeout.
During the software watchdog timer reset period, all outputs are driven to their default levels. Once RSTO
negates, all bus signals continue to remain in this state until the ColdFire core begins the first bus cycle for
reset exception processing.
During a software watchdog timer reset, SCE[RSTSRC] is set to 0b10 to indicate the software watchdog
as the source of the previous reset.
20-24
CLKIN
SOFTWARE
WATCHDOG
TIMEOUT
INTERNAL
RSTI
RSTO
BUS SIGNALS
Figure 20-23
Like the normal reset, the internal reset generated by a software watchdog
timeout does not reset the SDRAM controller unless DRESETEN is low
during the reset. When DRESETEN is high, SDRAM refreshes continue to
be generated during and after the reset at the programmed rate and with the
programmed waveform timing.
MCF5272 ColdFire
illustrates the timing of RSTO when asserted by a software watchdog timeout.
Figure 20-23. Software Watchdog Timer Reset Timing
®
Integrated Microprocessor User’s Manual, Rev. 3
NOTE
CLKIN CYCLES
T = 32K
Freescale Semiconductor

Related parts for MCF5272CVF66