PIC16F1824-I/P Microchip Technology, PIC16F1824-I/P Datasheet - Page 283

IC PIC MCU 8BIT 14KB FLSH 14PDIP

PIC16F1824-I/P

Manufacturer Part Number
PIC16F1824-I/P
Description
IC PIC MCU 8BIT 14KB FLSH 14PDIP
Manufacturer
Microchip Technology
Series
PIC® XLP™ 16Fr

Specifications of PIC16F1824-I/P

Core Processor
PIC
Core Size
8-Bit
Speed
32MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
11
Program Memory Size
7KB (4K x 14)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
14-DIP (0.300", 7.62mm)
Processor Series
PIC16F
Core
PIC
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
25.6.8
An Acknowledge sequence is enabled by setting the
Acknowledge Sequence Enable bit, ACKEN bit of the
SSP1CON2 register. When this bit is set, the SCL pin is
pulled low and the contents of the Acknowledge data bit
are presented on the SDA pin. If the user wishes to gen-
erate an Acknowledge, then the ACKDT bit should be
cleared. If not, the user should set the ACKDT bit before
starting an Acknowledge sequence. The Baud Rate
Generator then counts for one rollover period (T
and the SCL pin is deasserted (pulled high). When the
SCL pin is sampled high (clock arbitration), the Baud
Rate Generator counts for T
pulled low. Following this, the ACKEN bit is automatically
cleared, the Baud Rate Generator is turned off and the
MSSP1
(Figure
25.6.8.1
If the user writes the SSP1BUF when an Acknowledge
sequence is in progress, then the WCOL bit is set and
the contents of the buffer are unchanged (the write
doesn’t occur).
FIGURE 25-30:
 2010 Microchip Technology Inc.
25-29).
module
Note: T
ACKNOWLEDGE SEQUENCE
TIMING
WCOL Status Flag
SSP1IF
BRG
Acknowledge sequence starts here,
SDA
SCL
then
= one Baud Rate Generator period.
ACKNOWLEDGE SEQUENCE WAVEFORM
SSP1IF set at
the end of receive
goes
BRG
ACKEN = 1, ACKDT = 0
. The SCL pin is then
write to SSP1CON2
into
Idle
8
D0
mode
BRG
Preliminary
)
Cleared in
software
T
BRG
ACK
25.6.9
A Stop bit is asserted on the SDA pin at the end of a
receive/transmit by setting the Stop Sequence Enable
bit, PEN bit of the SSP1CON2 register. At the end of a
receive/transmit, the SCL line is held low after the
falling edge of the ninth clock. When the PEN bit is set,
the master will assert the SDA line low. When the SDA
line is sampled low, the Baud Rate Generator is
reloaded and counts down to ‘0’. When the Baud Rate
Generator times out, the SCL pin will be brought high
and one T
later, the SDA pin will be deasserted. When the SDA
pin is sampled high while SCL is high, the P bit of the
SSP1STAT register is set. A T
cleared and the SSP1IF bit is set
25.6.9.1
If the user writes the SSP1BUF when a Stop sequence
is in progress, then the WCOL bit is set and the
contents of the buffer are unchanged (the write doesn’t
occur).
PIC16(L)F1824/1828
T
BRG
9
SSP1IF set at the end
of Acknowledge sequence
BRG
STOP CONDITION TIMING
WCOL Status Flag
ACKEN automatically cleared
(Baud Rate Generator rollover count)
Cleared in
software
BRG
(Figure
later, the PEN bit is
DS41419B-page 283
25-30).

Related parts for PIC16F1824-I/P