PIC16F1824-I/P Microchip Technology, PIC16F1824-I/P Datasheet - Page 297

IC PIC MCU 8BIT 14KB FLSH 14PDIP

PIC16F1824-I/P

Manufacturer Part Number
PIC16F1824-I/P
Description
IC PIC MCU 8BIT 14KB FLSH 14PDIP
Manufacturer
Microchip Technology
Series
PIC® XLP™ 16Fr

Specifications of PIC16F1824-I/P

Core Processor
PIC
Core Size
8-Bit
Speed
32MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
11
Program Memory Size
7KB (4K x 14)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
14-DIP (0.300", 7.62mm)
Processor Series
PIC16F
Core
PIC
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
REGISTER 25-5:
REGISTER 25-6:
 2010 Microchip Technology Inc.
bit 7
Legend:
R = Readable bit
u = Bit is unchanged
‘1’ = Bit is set
bit 7-1
bit 0
bit 7
Legend:
R = Readable bit
u = Bit is unchanged
‘1’ = Bit is set
Master mode:
bit 7-0
10-Bit Slave mode — Most Significant Address byte:
bit 7-3
bit 2-1
bit 0
10-Bit Slave mode — Least Significant Address byte:
bit 7-0
7-Bit Slave mode:
bit 7-1
bit 0
R/W-0/0
R/W-1/1
ADD<7:0>: Baud Rate Clock Divider bits
SCL pin clock period = ((ADD<7:0> + 1) *4)/F
Not used: Unused for Most Significant Address byte. Bit state of this register is a “don’t care.” Bit
pattern sent by master is fixed by I
are compared by hardware and are not affected by the value in this register.
ADD<2:1>: Two Most Significant bits of 10-bit address
Not used: Unused in this mode. Bit state is a “don’t care.”
ADD<7:0>: Eight Least Significant bits of 10-bit address
ADD<7:1>: 7-bit address
Not used: Unused in this mode. Bit state is a “don’t care.”
MSK<7:1>: Mask bits
1 = The received address bit n is compared to SSP1ADD<n> to detect I
0 = The received address bit n is not used to detect I
MSK<0>: Mask bit for I
I
1 = The received address bit 0 is compared to SSP1ADD<0> to detect I
0 = The received address bit 0 is not used to detect I
2
C Slave mode, 10-bit address (SSP1M<3:0> = 0111 or 1111):
R/W-0/0
R/W-1/1
the bit is ignored
SSP1MSK: SSP1 MASK REGISTER
SSP1ADD: MSSP1 ADDRESS AND BAUD RATE REGISTER (I
W = Writable bit
x = Bit is unknown
‘0’ = Bit is cleared
W = Writable bit
x = Bit is unknown
‘0’ = Bit is cleared
R/W-0/0
R/W-1/1
2
C Slave mode, 10-bit Address
R/W-0/0
R/W-1/1
2
Preliminary
C specification and must be equal to ‘11110’. However, those bits
ADD<7:0>
MSK<7:0>
U = Unimplemented bit, read as ‘0’
-n/n = Value at POR and BOR/Value at all other Resets
U = Unimplemented bit, read as ‘0’
-n/n = Value at POR and BOR/Value at all other Resets
R/W-1/1
OSC
R/W-0/0
PIC16(L)F1824/1828
2
C address match I
2
C address match
R/W-1/1
R/W-0/0
2
C Slave mode, 7-bit address,
2
2
C address match
C address match
R/W-0/0
R/W-1/1
2
C MODE)
DS41419B-page 297
R/W-0/0
R/W-1/1
bit 0
bit 0

Related parts for PIC16F1824-I/P