NH82801DB S L8DE Intel, NH82801DB S L8DE Datasheet - Page 382

no-image

NH82801DB S L8DE

Manufacturer Part Number
NH82801DB S L8DE
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801DB S L8DE

Lead Free Status / RoHS Status
Compliant
LPC Interface Bridge Registers (D31:F0)
9.10.7
9.10.8
382
GP_IO_SEL2—GPIO Input/Output Select 2 Register
Offset Address:
Default Value:
Lockable:
GP_LVL2—GPIO Level for Input or Output 2 Register
Offset Address:
Default Value:
Lockable:
31:12
11:0
Bit
31:12
11:0
Bit
Always 0. No corresponding GPIO.
GP_IO_SEL2[43:32] — R/W. When set to a 1, the corresponding GPIO signal (if enabled in the
GPIO_USE_SEL2 register) is programmed as an input. When set to 0, the GPIO signal is
programmed as an output.
Reserved. Read-only 0
GP_LVL2[43:32] — R/W. If GPIO[n] is programmed to be an output (via the corresponding bit
in the GP_IO_SEL2 register), then the corresponding GP_LVL2[n] bit can be updated by
software to drive a high or low value on the output pin. 1 = high, 0 = low. If GPIO[n] is
programmed as an input, then the corresponding GP_LVL2 bit reflects the state of the input
signal (1 = high, 0 = low). Writes will have no effect.
Since these bits correspond to GPIO that are in the core well, these bits will be reset by
PCIRST#.
GPIOBASE +34h
00000000h
No
GPIOBASE +38h
00000FFFh
No
Description
Attribute:
Size:
Power Well:
Attribute:
Size:
Power Well:
Description
Intel
R/W
32-bit
Core
R/W
32-bit
See below
®
82801DB ICH4 Datasheet

Related parts for NH82801DB S L8DE