NH82801DB S L8DE Intel, NH82801DB S L8DE Datasheet - Page 73

no-image

NH82801DB S L8DE

Manufacturer Part Number
NH82801DB S L8DE
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801DB S L8DE

Lead Free Status / RoHS Status
Compliant
5.2.1
5.2.1.1
Intel
®
Figure 5-4. Integrated LAN Controller Block Diagram
82801DB ICH4 Datasheet
LAN Controller Architectural Overview
Figure 5-4
four main subsystems: a Parallel subsystem, a FIFO subsystem and the Carrier-Sense Multiple
Access with Collision Detect (CSMA/CD) unit.
Parallel Subsystem Overview
The parallel subsystem is broken down into several functional blocks: a PCI bus master interface, a
micromachine processing unit and its corresponding microcode ROM, and a PCI Target Control/
EEPROM/ interface. The parallel subsystem also interfaces to the FIFO subsystem, passing data
(such as transmit, receive, and configuration data) and command and status parameters between
these two blocks.
The PCI bus master interface provides a complete interface to the PCI bus and is compliant with
the PCI Local Bus Specification, Revision 2.2. The LAN controller provides 32 bits of addressing
and data, as well as the complete control interface to operate on the PCI bus. As a PCI target, it
follows the PCI configuration format which allows all accesses to the LAN controller to be
automatically mapped into free memory and I/O space upon initialization of a PCI system. For
processing of transmit and receive frames, the integrated LAN controller operates as a master on
the PCI bus, initiating zero wait-state transfers for accessing these data parameters.
The LAN controller Control/Status Register Block is part of the PCI target element. The Control/
Status Register block consists of the following LAN controller internal control registers: System
Control Block (SCB), PORT, EEPROM Control and Management Data Interface (MDI) Control.
The micromachine is an embedded processing unit contained in the LAN controller that enables
Adaptive Technology. The micromachine accesses the LAN controller’s microcode ROM, working
its way through the opcodes (or instructions) contained in the ROM to perform its functions.
Parameters accessed from memory (e.g., pointers to data buffers) are also used by the
micromachine during the processing of transmit or receive frames by the LAN controller. A typical
micromachine function is to transfer a data buffer pointer field to the LAN controller’s DMA unit
for direct access to the data buffer. The micromachine is divided into two units, Receive Unit and
Command Unit which includes transmit functions. These two units operate independently and
Interface
is a high level block diagram of the ICH4 integrated LAN controller. It is divided into
PCI
Data Interface Unit
Addressing Unit -
EEPROM Interface
Four Channel
Interface Unit
PCI Target and
PCI Bus
EEPROM
Interface
(BIU)
(DIU)
DMA
machine
Ported
Micro-
FIFO
Dual
FIFO Control
Rx FIFO
Tx FIFO
3 Kbyte
3 Kbyte
CSMA/CD
Unit
Functional Description
Interface
Connect
LAN
73

Related parts for NH82801DB S L8DE