CS8952-IQZ Cirrus Logic Inc, CS8952-IQZ Datasheet - Page 25

IC TXRX 100/10 PHY 100TQFP

CS8952-IQZ

Manufacturer Part Number
CS8952-IQZ
Description
IC TXRX 100/10 PHY 100TQFP
Manufacturer
Cirrus Logic Inc
Type
Transceiverr
Datasheet

Specifications of CS8952-IQZ

Package / Case
100-TQFP, 100-VQFP
Protocol
MII
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Transceivers
Number Of Transceivers
1
Standard Supported
100BASE-FX or 100BASE-TX or 10BASE-T
Data Rate
10 Mbps or 100 Mbps
Supply Voltage (max)
6 V
Supply Voltage (min)
- 0.3 V
Supply Current (max)
+/- 10 mA
Maximum Operating Temperature
+ 70 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1208

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8952-IQZ
Manufacturer:
CIRRUS
Quantity:
560
Part Number:
CS8952-IQZ
Manufacturer:
CIRRUS
Quantity:
70
Part Number:
CS8952-IQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS8952-IQZ
Manufacturer:
CRYSTAL
Quantity:
20 000
Part Number:
CS8952-IQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Auto-Negotiation encapsulates information within
a burst of closely spaced Link Integrity Test Pulses,
referred to as a Fast Link Pulse (FLP) Burst. The
FLP Burst consists of a series of Link Integrity
Pulses which form an alternating clock / data se-
quence. Extraction of the data bits from the FLP
Burst yields a Link Code Word which identifies the
capability of the remote device.
In order to support legacy 10 and 100 Mb/s devic-
es, the CS8952 also supports parallel detection. In
parallel detection, the CS8952 monitors activity on
the media to determine the capability of the link
partner even without auto-negotiation having oc-
curred.
3.3
Reset occurs in response to six different conditions:
1) There is a chip-wide reset whenever the RE-
2) When power is applied, the CS8952 maintains
3) There is a chip-wide reset whenever the RE-
CrystalLAN™ 100BASE-X and 10BASE-T Transceiver
DS206F1
Floating
Floating
Floating Floating
AN1
High
High
High
Low
Low
Low
SET pin is high for at least 200 ns. During a
chip-wide reset, all circuitry and registers in the
CS8952 are reset.
reset until the voltage at the VDD supply pins
reaches approximately 3.6 V. The CS8952
comes out of reset once VDD is greater than ap-
proximately 3.6 V and the crystal oscillator has
stabilized.
Reset Operation
Floating
Floating
High
High
High
AN0
Low
Low
Low
Auto-Neg
Auto-Neg
Auto-Neg
Auto-Neg
Auto-Neg
Forced/
Forced
Forced
Forced
Forced
Table 5.
Auto
100/10
Speed
(Mb/s)
100
100
100
100
10
10
10
10
Full/Half
Full/Half
Duplex
Half
Half
Half
Half
Full
Full
Full
Full
4) Digital circuitry is reset whenever bit 0 of the
5) Analog circuitry is reset and recalibrated when-
6) Analog circuitry is reset and recalibrated when-
After a reset, the CS8952 latches the signals on var-
ious input pins in order to initialize key registers
and goes through a self configuration. This in-
cludes calibrating on-chip analog circuitry. Time
required for the reset calibration is typically 40 ms.
External circuitry may access registers internal to
the CS8952 during this time. Reset and calibration
complete is indicated when bit 15 of the Basic
Mode Control Register (address 00h) is clear.
3.4
The LEDx, SPD100, and SPD10 output pins pro-
vide status information that can be used to drive
LEDs or can be used as inputs to external control
circuitry. Indication options include: receive activ-
ity, transmit activity, collision, carrier sense, polar-
ity OK, descrambler synchronization status, auto-
negotiation status, speed (10 vs. 100), and duplex
mode.
4. MEDIA INDEPENDENT INTERFACE
The Media Independent Interface (MII) provides a
simple interconnect to an external Media Access
Controller (MAC). This connection may be chip to
chip, motherboard to daughterboard, or a connec-
tion between two assemblies attached by a limited
length of shielded cable and an appropriate connec-
tor.
The MII interface uses the following pins:
SET bit (bit 15 of the Basic Mode Control Reg-
ister (address 00h)) is set.
PCS Sub-Layer Configuration Register (ad-
dress 17h) is set. Analog circuitry is unaffected.
ever the CS8952 enters or exits the power-
down state, as requested by pin PWRDN.
ever the CS8952 changes between 10 Mb/s and
100 Mb/s modes.
(MII)
LED Indicators
CS8952
25

Related parts for CS8952-IQZ