PEB2256H-V12 Infineon Technologies, PEB2256H-V12 Datasheet - Page 233

no-image

PEB2256H-V12

Manufacturer Part Number
PEB2256H-V12
Description
IC INTERFACE LINE 3.3V 80-MQFP
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEB2256H-V12

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
80-SQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEB2256H-V12
PEB2256H-V12IN

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2256H-V12
Manufacturer:
Infineon Technologies
Quantity:
10 000
AXRA
ALMF
Channel Loop-Back (Read/Write)
Value after reset: 00
LOOP
ECLB
CLA(4:0)
Data Sheet
7
Automatic Transmit Remote Alarm
0 =
1 =
Automatic Loss of Multiframe
0 =
1 =
Enable Channel Loop-Back
0 =
1 =
Channel Address For Loop-Back
CLA = 0 to 31 selects the channel.
During looped back the contents of the assigned outgoing channel on
ports XL1/XDOP/XOID and XL2/XDON is equal to the idle channel
code programmed at register IDLE.
H
immediately on port RDO by setting the FMR2.SAIS bit. It is
recommended to write the actual value of XC1 into this register
once again, because a write access to register XC1 sets the
read/write pointer of the transmit elastic buffer into its optimal
position to ensure a maximum wander compensation (the write
operation forces a slip).
Normal operation
The remote alarm bit is set automatically in the outgoing data
stream if the receiver is in asynchronous state (FRS0.LFA bit is
set). In synchronous state the remote alarm bit is reset.
Additionally
FMR3.EXTIW = 1 and the 400 ms time-out has elapsed, the
remote alarm bit is active in the outgoing data stream. In
multiframe synchronous state the outgoing remote alarm bit is
cleared.
Normal operation
The receiver searches a new basic- and multiframing if more
than 914 CRC errors have been detected in a time interval of
one second. The internal 914 CRC error counter is reset if the
multiframe synchronization is found. Incrementing the counter
is only enabled in the multiframe synchronous state.
Disables the channel loop-back.
Enables the channel loop-back selected by this register.
ECLB
CLA4
in
233
multiframe
CLA3
CLA2
format
CLA1
FMR2.RFS1 = 1
CLA0
FALC56 V1.2
E1 Registers
0
PEB 2256
2002-08-27
(1F)
and

Related parts for PEB2256H-V12