DF2378BVFQ35WV Renesas Electronics America, DF2378BVFQ35WV Datasheet - Page 961

IC H8S/2378 MCU FLASH 144-QFP

DF2378BVFQ35WV

Manufacturer Part Number
DF2378BVFQ35WV
Description
IC H8S/2378 MCU FLASH 144-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2300r
Datasheet

Specifications of DF2378BVFQ35WV

Core Processor
H8S/2000
Core Size
16-Bit
Speed
35MHz
Connectivity
I²C, IrDA, SCI, SmartCard
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
97
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 16x10b; D/A 6x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-QFP
For Use With
EDK2378 - DEV EVAL KIT FOR H8S/2378
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2378BVFQ35WV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Table 21.6 System Clock Frequency for Automatic-Bit-Rate Adjustment by This LSI
Bit Rate of Host
9,600 bps
19,200 bps
(2)
The overview of the state transition diagram after boot mode is initiated is shown in figure 21.8.
1. Bit rate adjustment
2. Waiting for inquiry set command
3. Automatic erasure of all user MAT and user boot MAT
4. Waiting for programming/erasing command
After boot mode is initiated, the bit rate of the SCI interface is adjusted with that of the host.
For inquiries about user-MAT size and configuration, MAT start address, and support state, the
required information is transmitted to the host.
After inquiries have finished, all user MAT and user boot MAT are automatically erased.
⎯ When the program preparation notice is received, the state for waiting program data is
⎯ When the erasure preparation notice is received, the state for waiting erase-block data is
State Transition Diagram
Programming finished area
entered. The programming start address and program data must be transmitted following
the programming command. When programming is finished, the programming start address
must be set to H'FFFFFFFF and transmitted. Then the state for waiting program data is
returned to the state of programming/erasing command wait. Before reprogramming erased
blocks containing a programming finished area for which the programming finished
command has been issued, make sure to erase the corresponding erased blocks.
entered. The erase-block number must be transmitted following the erasing command.
When the erasure is finished, the erase-block number must be set to H'FF and transmitted.
Then the state for waiting erase-block data is returned to the state for waiting
:
System Clock Frequency
8 to 25 MHz
8 to 25 MHz
:
EB9
EB10
EB11
EB12
Before reprogramming erased blocks containing a programming
finished area (EB10 and EB11), the corresponding erased
blocks (EB10 and EB11) should be erased.
Section 21 Flash Memory (0.18-μm F-ZTAT Version)
Rev.7.00 Mar. 18, 2009 page 893 of 1136
REJ09B0109-0700

Related parts for DF2378BVFQ35WV