HD6417727F100C Renesas Electronics America, HD6417727F100C Datasheet - Page 339

IC SUPERH MPU ROMLESS 240QFP

HD6417727F100C

Manufacturer Part Number
HD6417727F100C
Description
IC SUPERH MPU ROMLESS 240QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F100C

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
100MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727F100C
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Bits 5 to 3—Clock Select (USBCKSEL2 to USBCKSEL0): Selects the clock source. Although
initialized as peripheral clock (Pφ) after power on reset, the value of USBCKSEL must be changed
to adequate value to generate 48 MHz. To prevent malfunction, the USB Host and USB Function
must be set in module standby state or module reset state when the value of USBCKSEL is
changed.
Bits 5 to 3
000
100
101
110
Another value
Bits 2 to 0—Divider Select (USBDIVSEL2 to USBDIVSEL0): Selects the dividing ratio of
clock source to generate USB clock so that the USB clock is 48 MHz.
Bits 2 to 0
000
001
010
1**
Note: To reduce power consumption, set USBDIVSEL2 to 1 and halts internal clock (Iφ), bus clock
11.4
By selecting LCLK (LCD clock)/UCLK (USB clock) as the function of the LCLK/UCLK/PTD[6]
pin, it is possible to supply the clock input to the pin to both the LCD controller and the USB
function controller.
However, in this case it is necessary, using the divider select bit (USBDIVSEL[2:0]) in
EXCPGCR (EXCPG control register), to set the USB clock so that the final clock frequency is
48 MHz. This means that the input clock frequency will be 48 MHz. If this frequency is not
suitable as the operating clock for the LCD controller, consider selecting an internal clock for
LCLK. In addition, it may be impossible to maintain the accuracy of the USB standard clock
because the CPU clock (Iφ) and bus clock (Bφ) are generated by the internal PLL of the SH7727
by frequency multiplication. Therefore, it is recommended that a dedicated 48 MHz external clock
be input to UCLK to ensure the accuracy of the USB standard clock.
(Bφ), or external clock (UCLK) input.
Usage Notes
Function (Clock Selection)
Peripheral Clock (Pφ)
Internal Clock (Iφ)
Bus Clock (Bφ)
External clock (UCLK)
Reserved (setting prohibited)
Function (Dividing Ratio Selection)
1/1
1/2
1/3
Internal clock (Iφ), bus clock (Bφ), external clock (UCLK) halted
Section 11 Extend Clock Pulse Generator for USB (EXCPG)
Rev.6.00 Mar. 27, 2009 Page 281 of 1036
REJ09B0254-0600
(Initial value)
(Initial value)

Related parts for HD6417727F100C