MCF5307FT90B Freescale Semiconductor, MCF5307FT90B Datasheet - Page 414

no-image

MCF5307FT90B

Manufacturer Part Number
MCF5307FT90B
Description
IC MPU 32BIT COLDF 90MHZ 208FQFP
Manufacturer
Freescale Semiconductor
Series
MCF530xr
Datasheets

Specifications of MCF5307FT90B

Core Processor
Coldfire V3
Core Size
32-Bit
Speed
90MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
DMA, POR, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
208-FQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5307FT90B
Manufacturer:
ON
Quantity:
51
Part Number:
MCF5307FT90B
Manufacturer:
MOT
Quantity:
5 510
Part Number:
MCF5307FT90B
Quantity:
5 510
Part Number:
MCF5307FT90B
Manufacturer:
MOTOLOLA
Quantity:
650
Part Number:
MCF5307FT90B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5307FT90B
Manufacturer:
FREESCALE
Quantity:
20 000
General Operation of External Master Transfers
shown in Figure 18-25, the MCF5307 continues to assert BD until the completion of the
bus cycle. If BG is negated by the end of the bus cycle, the MCF5307 negates BD. While
BG is asserted, BD remains asserted to indicate the MCF5307 is master, and it continuously
drives the address bus, attributes, and control signals.
In the second situation, the bus is granted to the MCF5307, but it does not have an internal
bus request pending, so it takes implicit bus mastership. The MCF5307 does not drive the
bus and does not assert BD if the bus has an implicit master. If an internal bus request is
generated, the MCF5307 assumes explicit bus mastership. If explicit mastership was
assumed because an internal request was generated, the MCF5307 immediately begins an
access and asserts BD.
In Figure 18-28, the external device is bus master during C1 and C2. During C3 the external
device releases control of the bus by asserting BG to the MCF5307. At this point, there is
an internal access pending so the MCF5307 asserts BD during C4 and begins the access.
Thus, the MCF5307 becomes the explicit external bus master. Also during C4, the external
device removes the grant from the MCF5307 by negating BG. As the current bus master,
the MCF5307 continues to assert BD until the current transfer completes. Because BG is
negated, the MCF5307 negates BD during C9 and three-states the external bus, thereby
returning external bus mastership to the external device.
18-26
s
SIZ[1:0], TM[2:0]
A[31:0], TT[1:0]
Figure 18-27. Two-Wire Bus Arbitration with Bus Request Asserted
BCLKO
D[31:0]
R/W
TIP
BG
BD
AS
TS
TA
Freescale Semiconductor, Inc.
C1
For More Information On This Product,
External Master
C2
Go to: www.freescale.com
MCF5307 User’s Manual
C3
C4
C5
C6
MCF5307
C7
C8
C9

Related parts for MCF5307FT90B