LAN9311-NZW Standard Microsystems (SMSC), LAN9311-NZW Datasheet - Page 112

no-image

LAN9311-NZW

Manufacturer Part Number
LAN9311-NZW
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9311-NZW

Number Of Primary Switch Ports
2
Internal Memory Buffer Size
32
Operating Supply Voltage (typ)
3.3V
Fiber Support
No
Integrated Led Drivers
Yes
Phy/transceiver Interface
MII
Power Supply Type
Analog
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
128
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311-NZW
Manufacturer:
Standard
Quantity:
2
Part Number:
LAN9311-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.7 (06-29-10)
8.5.9
8.6
D[15:0] (INPUT)
TX Data FIFO Direct PIO Writes
In this mode only A[2:1] are decoded, and any write to the LAN9311/LAN9311i will write the TX Data
FIFO. This mode is enabled when FIFO_SEL is driven high during a write access. This is normally
accomplished by connecting the FIFO_SEL signal to a high-order address line. This mode is useful
when the host processor must increment its address when accessing the LAN9311/LAN9311i.
Timing is identical to a PIO write, and the FIFO_SEL and END_SEL signals have the same timing
characteristics as the address lines. A TX Data FIFO direct PIO write cycle begins when both nCS and
nWR are asserted. Either or both of these control signals must de-assert between cycles for the period
specified in
ends when either or both nCS and nWR are de-asserted. They may be asserted and de-asserted in
any order. The TX Data FIFO direct PIO write cycle is illustrated in the functional timing diagram in
Figure
Note: Address lines A[2:1] are still used, and address lines A[9:3] are ignored.
Please refer to
timing specifications for TX Data FIFO direct PIO write operations.
The HBI allows access to all interrupt configuration and status registers within the LAN9311/LAN9311i.
The LAN9311/LAN9311i implements a multi-tier interrupt hierarchy with the
Register
the top level. These registers allow for the configuration of which interrupts trigger the IRQ, as well as
the IRQ deassertion and polarity properties. Interrupts may be generated from the 1588 Timestamping,
Switch Fabric, Port 1 PHY, Port 2 PHY, Host MAC, EEPROM Loader, General Purpose Timer, General
Purpose I/O, and Power Management blocks.
For more information of the LAN9311/LAN9311i interrupts, refer to
HBI Interrupts
Figure 8.8 Functional Timing for TX Data FIFO Direct PIO Write Operation
nCS, nWR
END_SEL
FIFO_SEL
8.8.
(IRQ_CFG),
A[2:1]
A[x:3]
Table 15.13, “TX Data FIFO Direct PIO Write Cycle Timing Values,” on page
Section 15.5.9, "TX Data FIFO Direct PIO Write Cycle Timing," on page 452
Interrupt Status Register
(WRITE DATA TO TX DATA FIFO)
DATASHEET
112
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
(INT_STS), and
VALID
VALID
VALID
Interrupt Enable Register (INT_EN)
Chapter 5, System
SMSC LAN9311/LAN9311i
Interrupt Configuration
Interrupts.
452. The cycle
for the AC
Datasheet
at

Related parts for LAN9311-NZW