CY8CTMG201-48LTXI Cypress Semiconductor Corp, CY8CTMG201-48LTXI Datasheet - Page 258

no-image

CY8CTMG201-48LTXI

Manufacturer Part Number
CY8CTMG201-48LTXI
Description
IC MCU 16K FLASH PSOC 48-QFN
Manufacturer
Cypress Semiconductor Corp
Series
TrueTouch™r
Datasheet

Specifications of CY8CTMG201-48LTXI

Applications
Touchscreen Controller
Core Processor
M8C
Program Memory Type
FLASH (16 kB)
Controller Series
CY8CT
Ram Size
2K x 8
Interface
I²C, SPI, UART/USART, USB
Number Of I /o
38
Voltage - Supply
1.8 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-QFN
Processor Series
CY8CTxx2xx
Core
M8C
For Use With
770-1000 - ISP 4PORT FOR CYPRESS PSOC MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
428-2972
CPU_SCR0
21.3.66 CPU_SCR0
This register is used to convey the status and control of events for various functions of a PSoC device.
In the table above, note that reserved bits are grayed table cells and are not described in the bit description section below.
Reserved bits must always be written with a value of ‘0’. For additional information, refer to the
page 137
Bit
7
5
4
3
0
258
Individual Register Names and Addresses:
CPU_SCR0 : x,FFh
Access : POR
Bit Name
x,FFh
GIES
WDRS
PORS
Sleep
STOP
Name
in the System Resets chapter.
System Status and Control Register 0
GIES
R : 0
7
6
Description
Global Interrupt Enable Status. It is recommended that the user read the Global Interrupt Enable Flag
bit from the
Flag register is now readable at address x,F7h (read only).
Watchdog Reset Status. This bit may not be set by user code; however, it may be cleared by writing
a ’0’.
0
1
Power On Reset Status. This bit may not be set by user code; however, it may be cleared by writing a
’0’.
0
1
Set by the user to enable the CPU sleep state. CPU remains in Sleep mode until any interrupt is
pending.
0
1
0
1
PSoC CY8CTMG20x and CY8CTST200 TRM, Document No. 001-53603 Rev. *C
No watchdog reset has occurred.
Watchdog reset has occurred.
Power on reset has not occurred and watchdog timer is enabled.
Is set after external reset or power on reset.
Normal operation.
Sleep.
M8C is free to execute code.
M8C is halted and is only cleared by POR, XRES, or WDR.
CPU_F register on page
WDRS
RC : 0
5
RC : 1
PORS
4
254. This bit is read only for GIES. Its use is discouraged, as the
RW : 0
Sleep
3
2
x,FFh
Register Definitions on
1
RW : 0
STOP
0
[+] Feedback

Related parts for CY8CTMG201-48LTXI