LFXP6C-4TN144C Lattice, LFXP6C-4TN144C Datasheet - Page 221

no-image

LFXP6C-4TN144C

Manufacturer Part Number
LFXP6C-4TN144C
Description
IC FPGA 5.8KLUTS 100I/O 144-TQFP
Manufacturer
Lattice
Datasheet

Specifications of LFXP6C-4TN144C

Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFXP6C-4TN144C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LFXP6C-4TN144C-3I
Manufacturer:
LATTICE
Quantity:
3 560
Lattice Semiconductor
Figure 10-2. DQ-DQS During READ
Figure 10-3. DQ-DQS During WRITE
Implementing DDR Memory Interfaces with the LatticeECP/EC Devices
This section describes how to implement the read and write sections of a DDR memory interface. It also provides
details of the DQ and DQS grouping rules associated with the LatticeECP/EC and LatticeXP devices.
DQS Grouping
Each DQS group generally consists of at least 10 I/Os (1DQS, 8DQ and 1DM) to implement a complete 8-bit DDR
memory interface. In the LatticeECP/EC devices each DQS signal will span across 16 I/Os and in the LatticeXP
devices the DQS will span 14 I/Os. Any 10 of these 16 I/Os can be used to implement an 8-bit DDR memory inter-
face. In addition to the DQS grouping, the user must also assign one reference voltage VREF1 for a given I/O bank.
The tables below show the total number of DQS groups available per I/O bank for each device and package.
(at PIN)
(at PIN)
DQS
DQ
(at REG)
(at REG)
(at PIN)
(at PIN)
DQS
DQS
DQ
DQ
Preamble
REG and 90
DQS PIN to
Phase Shift
Degree
10-2
Postamble
LatticeECP/EC and LatticeXP
DDR Usage Guide

Related parts for LFXP6C-4TN144C