STM32F205ZG STMicroelectronics, STM32F205ZG Datasheet - Page 164

no-image

STM32F205ZG

Manufacturer Part Number
STM32F205ZG
Description
High-performance ARM Cortex-M3 MCU with 1 Mbyte Flash, 120 MHz CPU, ART Accelerator
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM32F205ZG

10/100 Ethernet Mac With Dedicated Dma
supports IEEE 1588v2 hardware, MII/RMII

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32F205ZG
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM32F205ZGT6
Manufacturer:
STMicroelectronics
Quantity:
11
Part Number:
STM32F205ZGT6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F205ZGT6
Manufacturer:
ST
0
Part Number:
STM32F205ZGT6
Manufacturer:
ST/意法
Quantity:
5 400
Part Number:
STM32F205ZGT6
0
Part Number:
STM32F205ZGT6TR
Manufacturer:
ST/意法
Quantity:
3 600
Part Number:
STM32F205ZGT6TR
0
Part Number:
STM32F205ZGTG
Manufacturer:
ST
0
Revision history
164/170
Table 93.
22-Apr-2011
Date
Document revision history (continued)
Revision
6
Changed datasheet status to “Full Datasheet”.
Introduced concept of SRAM1 and SRAM2.
LQFP176 package now in production and offered only for 256 Kbyte
and 1 Mbyte devices. Availability of WLCSP64+2 package limited to
512 Kbyte and 1 Mbyte devices.
Updated
and STM32F2xx for LQFP144 package
board design between STM32F10xx and STM32F2xx for LQFP100
package.
Added camera interface for STM32F207Vx devices in
STM32F205xx features and peripheral
Removed 16 MHz internal RC oscillator accuracy in
Clocks and
Updated
Modified I
startup,
Section 2.2.30: Audio PLL
Updated
backup registers
General-purpose timers
Modified maximum baud rate (oversampling by 16) for USART1 in
Table 5: USART feature
Updated note related to RFU pin below
LQFP100
STM32F20x LQFP176
ballout, and
In
I2S3_CK to I2S2_SCK and I2S3_SCK, respectively; added PA15 and
TT (3.6 V tolerant I/O).
Added RTC_50Hz as PB15 alternate function in
pin and ball definitions
Removed ETH _RMII_TX_CLK for PC3/AF11 in
function
Updated
characteristics.
T
Added CEXT, ESL, and ESR in
as well as
Modified
power supply
Updated
(regulator
power-down (regulator
Added OSC_OUT pin in
Figure 17: Pin input
Updated
REGOFF pins and modified notes.
Updated V
I
power control block
RUSH
STG
Table 6: STM32F20x pin and ball
Doc ID 15818 Rev 8
updated to –65 to +150 in
, added E
Section 2.2.24: Inter-integrated sound (I
mapping.
Figure 3: Compatible board design between STM32F10xx
Section 2.2.16: Voltage
Section 2.2.17: Real-time clock (RTC), backup SRAM and
Table 8: Voltage characteristics
Note 4
Table 14: Operating conditions at power-up / power-down
Figure 18: Power supply scheme
2
pinout,
ON), and
Section 5.3.2: VCAP1/VCAP2 external
PVD
S sampling frequency range in
startup.
Table 6: STM32F20x pin and ball
range.
, V
RUSH
in
BOR1
and description of TIM2 and TIM5 in
Figure 12: STM32F20x LQFP144
Table 12: Limitations depending on the operating
characteristics.
Table 15: Operating conditions at power-up /
voltage.
and
, V
and
pinout,
OFF).
comparison.
(TIMx).
BOR2
Figure 16: Pin loading
Note 3
(PLLI2S).
Table 7: Alternate function
, V
Changes
Figure 14: STM32F20x UFBGA176
Table 11: General operating conditions
Table 10: Thermal
BOR3
in
regulator.
Table 16: Embedded reset and
definitions,:changed I2S2_CK and
STM32F205xx, STM32F207xx
, T
counts.
Figure 11: STM32F20x
and
RSTTEMPO
and
Section 2.2.12: Clocks and
to add IRROFF and
Figure 2: Compatible
Table 7: Alternate
Table 9: Current
definitions.
conditions. and
2
Table 6: STM32F20x
S), and
capacitor.
typical value, and
characteristics.
pinout,
Section 2.2.12:
Table 2:
Section :
mapping.
Figure 13:

Related parts for STM32F205ZG