XC908AS60ACFU Motorola Semiconductor Products, XC908AS60ACFU Datasheet - Page 237

no-image

XC908AS60ACFU

Manufacturer Part Number
XC908AS60ACFU
Description
MC68HC908AZ60A, MC68HC908AS60A Hcmos Microcontroller Unit Technical Data
Manufacturer
Motorola Semiconductor Products
Datasheet
MC68HC908AZ60A — Rev 2.0
MOTOROLA
$001A
Addr.
IRQ Status/Control Register (ISCR)
NOTE:
Register Name
The external interrupt pin is falling-edge triggered and is software-
configurable to be both falling-edge and low-level triggered. The MODE
bit in the ISCR controls the triggering sensitivity of the IRQ pin.
When an interrupt pin is edge-triggered only, the interrupt latch remains
set until a vector fetch, software clear, or reset occurs.
When an interrupt pin is both falling-edge and low-level-triggered, the
interrupt latch remains set until both of the following occur:
The vector fetch or software clear may occur before or after the interrupt
pin returns to logic 1. As long as the pin is low, the interrupt request
remains pending. A reset will clear the latch and the MODE1 control bit,
thereby clearing the interrupt even if the pin stays low.
When set, the IMASK bit in the ISCR masks all external interrupt
requests. A latched interrupt request is not presented to the interrupt
priority logic unless the corresponding IMASK bit is clear.
The interrupt mask (I) in the condition code register (CCR) masks all
interrupt requests, including external interrupt requests.
(See
Table 17-1. IRQ I/O Register Summary
Figure
Vector fetch or software clear
Return of the interrupt pin to logic 1
Read:
Write:
External Interrupt Module (IRQ)
17-2).
Bit 7
R
R
0
= Reserved
6
R
0
5
R
0
R
4
0
IRQF
External Interrupt Module (IRQ)
R
3
ACK
Functional Description
2
0
IMASK
Technical Data
1
MODE
Bit 0
237

Related parts for XC908AS60ACFU