n25q032 Numonyx, n25q032 Datasheet - Page 61

no-image

n25q032

Manufacturer Part Number
n25q032
Description
32-mbit 3 V, Multiple I/o, 4-kbyte Subsector Erase, Xip Enabled, Serial Flash Memory With 108 Mhz Spi Bus Interface
Manufacturer
Numonyx
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
n25q03213
Manufacturer:
ST
0
Part Number:
n25q03213E40
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
n25q032A11EF440E
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
n25q032A11EF640E
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
n25q032A11EF640E
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
n25q032A11EF640F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
n25q032A11EF640F
Manufacturer:
MICRON
Quantity:
20 000
Company:
Part Number:
n25q032A11EF640F
Quantity:
20 000
Part Number:
n25q032A11ESE40
Manufacturer:
ST
0
Part Number:
n25q032A11ESE40F
Manufacturer:
ST
0
Part Number:
n25q032A11ESE40F
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
n25q032A13E1240E
Manufacturer:
MICRON
Quantity:
210
Part Number:
n25q032A13E1240F
Manufacturer:
MICRON
Quantity:
210
Company:
Part Number:
n25q032A13E1240F
Quantity:
110
Part Number:
n25q032A13E1241E
Manufacturer:
MICRON
Quantity:
5 000
9.1.5
DQ0
DQ0
DQ1
DQ1
C
S
C
S
Mode 3
Mode 2
Dual Output Fast Read (DOFR)
The Dual Output Fast Read (DOFR) instruction is very similar to the Read Data Bytes at
Higher Speed (FAST_READ) instruction, except that the data are shifted out on two pins
(pin DQ0 and pin DQ1) instead of only one. Outputting the data on two pins instead of one
doubles the data transfer bandwidth compared to the Read Data Bytes at Higher Speed
(FAST_READ) instruction.
The device is first selected by driving Chip Select (S) Low. The instruction code for the Dual
Output Fast Read instruction is followed by a 3-byte address (A23-A0) and a dummy byte,
each bit being latched-in during the rising edge of Serial Clock (C). Then the memory
contents, at that address, are shifted out on DQ0 and DQ1 at a maximum frequency Fc,
during the falling edge of Serial Clock (C). The instruction sequence is shown here.
The first byte addressed can be at any location. The address is automatically incremented
to the next higher address after each byte of data is shifted out on DQ0 and DQ1. The whole
memory can, therefore, be read with a single Dual Output Fast Read (DOFR) instruction.
When the highest address is reached, the address counter rolls over to 00 0000h, so that
the read sequence can be continued indefinitely.
Figure 14. Dual Output Fast Read instruction sequence
*Address bits A23 and A22 are “Don’t Care.”
32 33 34
Dummy cycles
0
35
1
36 37 38 39 40 41 42 43 44 45 46
2
Instruction
High Impedance
3
4
MSB
5
6
7
DATA OUT 1
6
4
5
7
2
3
23 22 21
8
0
1
MSB
9 10
6
7
*24-bit Address
DATA OUT 2
4
5
2
3
3
28 29 30 31
0
1
47
2
MSB
6
7
DATA OUT 3
1
4
5
0
2
3
0
1
MSB
6
7
DATA OUT n
4
5
2
3
0
1
MSB
61/160

Related parts for n25q032