n25q032 Numonyx, n25q032 Datasheet - Page 76

no-image

n25q032

Manufacturer Part Number
n25q032
Description
32-mbit 3 V, Multiple I/o, 4-kbyte Subsector Erase, Xip Enabled, Serial Flash Memory With 108 Mhz Spi Bus Interface
Manufacturer
Numonyx
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
n25q03213
Manufacturer:
ST
0
Part Number:
n25q03213E40
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
n25q032A11EF440E
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
n25q032A11EF640E
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
n25q032A11EF640E
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
n25q032A11EF640F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
n25q032A11EF640F
Manufacturer:
MICRON
Quantity:
20 000
Company:
Part Number:
n25q032A11EF640F
Quantity:
20 000
Part Number:
n25q032A11ESE40
Manufacturer:
ST
0
Part Number:
n25q032A11ESE40F
Manufacturer:
ST
0
Part Number:
n25q032A11ESE40F
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
n25q032A13E1240E
Manufacturer:
MICRON
Quantity:
210
Part Number:
n25q032A13E1240F
Manufacturer:
MICRON
Quantity:
210
Company:
Part Number:
n25q032A13E1240F
Quantity:
110
Part Number:
n25q032A13E1241E
Manufacturer:
MICRON
Quantity:
5 000
9.1.18
76/160
Subsector Erase (SSE)
The Subsector Erase (SSE) instruction sets to '1' (FFh) all bits inside the chosen subsector.
Before it can be accepted, a Write Enable (WREN) instruction must previously have been
executed. After the Write Enable (WREN) instruction has been decoded, the device sets the
Write Enable Latch (WEL).
The Subsector Erase (SSE) instruction is entered by driving Chip Select (S) Low, followed
by the instruction code, and three address bytes on Serial Data input (DQ0). Any address
inside the subsector is a valid address for the Subsector Erase (SSE) instruction. Chip
Select (S) must be driven Low for the entire duration of the sequence.
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the Subsector Erase (SSE) instruction is not executed. As soon as
Chip Select (S) is driven High, the self-timed Subsector Erase cycle (whose duration is
tSSE) is initiated. While the Subsector Erase cycle is in progress, the Status Register may
be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP)
bit is 1 during the self-timed Subsector Erase cycle, and is 0 when it is completed. At some
unspecified time before the cycle is complete, the Write Enable Latch (WEL) bit is reset.
A Subsector Erase (SSE) instruction issued to a sector that is hardware or software
protected, is not executed.
Any Subsector Erase (SSE) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 28. Subsector Erase instruction sequence
*Address bits A23 and A22 are “Don’t Care.”
S
C
DQ0
0
1
2
Instruction
3
4
5
6
7
MSB
23 22
8
9
*24 Bit Address
2
29 30 31
1
0

Related parts for n25q032