mc9s08dz32amlfr Freescale Semiconductor, Inc, mc9s08dz32amlfr Datasheet - Page 405

no-image

mc9s08dz32amlfr

Manufacturer Part Number
mc9s08dz32amlfr
Description
Hcs08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
18.3.3.12 Debug FIFO Extended Information Register (DBGFX)
1
Freescale Semiconductor
end-run
Module Base + 0x000B
end-run
or non-
In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.
PPACC
Reset
Bit 16
Field
POR
7
0
W
R
1
PPACC
PPAGE Access Indicator Bit — This bit indicates whether the captured information in the current FIFO word is
associated with an extended access through the PPAGE mechanism or not. This is indicated by the internal
signal mmu_ppage_sel which is 1 when the access is through the PPAGE mechanism.
0 The information in the corresponding FIFO word is event-only data or an unpaged 17-bit CPU address with
1 The information in the corresponding FIFO word is a 17-bit flash address with PPAGE[2:0] in the three most
Extended Address Bit 16 — This bit is the most significant bit of the 17-bit core address.
U
0
7
bit-16 = 0
significant bits and CPU address[13:0] in the 14 least significant bits
Figure 18-13. Debug FIFO Extended Information Register (DBGFX)
= Unimplemented or Reserved
0
0
0
6
Table 18-14. DBGFX Field Descriptions
MC9S08DZ128 Series Data Sheet, Rev. 1
0
0
0
5
0
0
0
4
Description
0
0
0
3
Chapter 18 Debug Module (S08DBGV3) (128K)
0
0
0
2
0
0
0
1
Bit 16
U
0
0
405

Related parts for mc9s08dz32amlfr