SDA9410-B13 MICRONAS [Micronas], SDA9410-B13 Datasheet - Page 80

no-image

SDA9410-B13

Manufacturer Part Number
SDA9410-B13
Description
Display Processor and Scan Rate Converter using Embedded DRAM Technology Units
Manufacturer
MICRONAS [Micronas]
Datasheet
SDA9410
Figure 36
The next paragraphs describe the HOUT and VOUT generator in more detail. Both
generators have a so called “locked-mode” and “freerunning-mode”. Not all
combinations of the modi make sense. The table below shows ingenious configurations.
Figure 37
5.7.1
The HOUT generator has two operation modes, which can be selected by the I²C Bus
parameter HOUTFR. The HOUT signal is active high (HOUTPOL=0) for 64 clock cycles
(X1/CLKD). In the freerunning-mode the HOUT signal is generated depending on the
PPLOP I²C Bus parameter. In the locked-mode the HOUT signal is locked on the
incoming H-Sync signal HIN. The polarity of the HOUT signal is programmable by the
I²C Bus parameter HOUTPOL. The BLANK signal can be used to mark the active part of
a line. To avoid transition artifacts of digital filters the number of active pixels can be
symmetrically reduced using the CAPPM and CAPPS I²C Bus parameter.
80
I²C Bus parameter
[Default value]
MASTERON
[1]
SLAVEON
[0]
HOUT generator
Mode
“H-and-V-locked”
“H-freerunning-V-locked”
“H-and-V-freerunning”
Output write I²C Bus parameter
Ingenious configurations of the HOUT and VOUT generator
Sub address
53h
53h
Description
Display of master channel:
1: enabled
0: disabled
Display of slave channel:
1: enabled
0: disabled
HOUTFR
0
1
1
VOUTFR
0
0
1
Output sync controller (OSCM/S)
CLKMDEN
0
1
1
Preliminary Data Sheet
Micronas

Related parts for SDA9410-B13