PEB3081FV14XP Lantiq, PEB3081FV14XP Datasheet - Page 108

PEB3081FV14XP

Manufacturer Part Number
PEB3081FV14XP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEB3081FV14XP

Number Of Line Interfaces
1
Control Interface
HDLC
Lead Free Status / Rohs Status
Compliant
Preliminary
3.7.3.6
Figure 57
Receive interrupt status MDR has two enable bits, MONITOR Receive interrupt Enable
(MRE) and MR bit Control (MRC). The MONITOR channel End of Reception MER,
MONITOR channel Data Acknowledged MDA and MONITOR channel Data Abort MAB
interrupt status bits have a common enable bit MONITOR Interrupt Enable MIE.
MRE prevents the occurrence of MDR status, including when the first byte of a packet is
received. When MRE is active (1) but MRC is inactive, the MDR interrupt status is
generated only for the first byte of a receive packet. When both MRE and MRC are
active, MDR is always generated and all received MONITOR bytes - marked by a 1-to-0
transition in MX bit - are stored. (Additionally, an active MRC enables the control of the
MR handshake bit according to the MONITOR channel protocol.)
Figure 57
Data Sheet
shows the MONITOR interrupt structure of the SBCX-X. The MONITOR Data
MONITOR Interrupt Logic
TRAN
MASK
WOV
MOS
ST
CIC
Interrupt
MONITOR Interrupt Structure
TRAN
ISTA
WOV
MOS
CIC
ST
108
Description of Functional Blocks
MOCR
MRE
MIE
MOSR
MER
MDR
MDA
MAB
PEB 3081
PEF 3081
2000-09-27

Related parts for PEB3081FV14XP