PI7C8150AMAE Pericom Semiconductor, PI7C8150AMAE Datasheet - Page 16

no-image

PI7C8150AMAE

Manufacturer Part Number
PI7C8150AMAE
Description
IC PCI-PCI BRIDGE 2PORT 208-FQFP
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C8150AMAE

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
208-FQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C8150AMAE
Quantity:
41
Part Number:
PI7C8150AMAE
Quantity:
16 735
Part Number:
PI7C8150AMAE
Manufacturer:
Pericom
Quantity:
10 000
Company:
Part Number:
PI7C8150AMAE
Quantity:
999
Part Number:
PI7C8150AMAE-33
Quantity:
65
Part Number:
PI7C8150AMAE-33
Quantity:
274
06-0057
2.2.4
MISCELLANEOUS SIGNALS
Name
S_CLKOUT[9:0]
Name
MSK_IN
P_VIO
S_VIO
BPCCE
CFG66 /
SCAN_EN_H
Pin #
42, 41, 39, 38, 36,
35, 33, 32, 30, 29
Pin #
126
124
135
44
125
Page 16 of 111
Pin #
M3, M2, N1,
L4, L3, M1, L2,
L1, K3, K2
Pin #
K15
K14
G14
N2
K16
Type
Type
O
I
I
I
I
I
2-PORT PCI-TO-PCI BRIDGE
Description
Secondary Clock Output: Provides secondary clocks
phase synchronous with the P_CLK in synchronous
mode.
When these clocks are used, one of the clock outputs
must be fed back to S_CLKIN. Unused outputs may be
disabled by:
1. Writing the secondary clock disable bits in the
configuration space
2. Using the serial disable mask using the GPIO pins and
MSK_IN
3. Terminating them electrically.
Description
MSK_IN - Secondary Clock Disable Serial Input
(synchronous mode): This pin is used by PI7C8150A to
disable secondary clock outputs. The serial stream is
received by MSK_IN, starting when P_RESET is
detected deasserted and S_RESET_L is detected as
being asserted. The serial data is used for selectively
disabling secondary clock outputs and is shifted into the
secondary clock control configuration register. This pin
can be tied LOW to enable all secondary clock outputs
or tied HIGH to drive all the secondary clock outputs
HIGH.
Primary I/O Voltage: This pin is used to determine
either 3.3V or 5V signaling on the primary bus. P_VIO
must be tied to 3.3V only when all devices on the
primary bus use 3.3V signaling. Otherwise, P_VIO is
tied to 5V.
Secondary I/O Voltage: This pin is used to determine
either 3.3V or 5V signaling on the secondary bus.
S_VIO must be tied to 3.3V only when all devices on
the secondary bus use 3.3V signaling. Otherwise, S_VIO
is tied to 5V.
Bus/Power Clock Control Management Pin: When
this pin is tied HIGH and the PI7C8150A is placed in
the D3
place the secondary bus in the B2 power state. The
secondary clocks are disabled and driven to 0. When this
pin is tied LOW, there is no effect on the secondary bus
clocks when the PI7C8150A enters the D3
state.
This is a multiplexed pin that has 2 functions.
CFG66 - 66MHz Configuration: This pin is used to
designate 66MHz operation. Tie HIGH to enable
66MHz operation or tie LOW to designate 33MHz
operation.
SCAN_EN_H - Full-Scan Enable Control
(synchronous mode): When SCAN_EN_H is LOW,
full-scan is in shift operation. When SCAN_EN_H is
HIGH, full-scan is in parallel operation. Note: Valid only
in test mode. Pin is CFG66 in normal operation.
APRIL 2006 – Revision 1.1
HOT
power state, it enables the PI7C8150A to
PI7C8150A
HOT
power

Related parts for PI7C8150AMAE