AT89LP214-20XU Atmel, AT89LP214-20XU Datasheet - Page 13

MCU 8051 2K FLASH 20MHZ 14-TSSOP

AT89LP214-20XU

Manufacturer Part Number
AT89LP214-20XU
Description
MCU 8051 2K FLASH 20MHZ 14-TSSOP
Manufacturer
Atmel
Series
89LPr
Datasheet

Specifications of AT89LP214-20XU

Core Processor
8051
Core Size
8-Bit
Speed
20MHz
Connectivity
SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
12
Program Memory Size
2KB (2K x 8)
Program Memory Type
FLASH
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
14-TSSOP
Package
14TSSOP
Device Core
8051
Family Name
AT89
Maximum Speed
20 MHz
Operating Supply Voltage
2.5|3.3|5 V
Data Bus Width
8 Bit
Number Of Programmable I/os
12
Interface Type
SPI/UART
Number Of Timers
2
Core
8051
Processor Series
AT89x
Maximum Clock Frequency
20 MHz
Data Ram Size
128 B
Mounting Style
SMD/SMT
Height
1.05 mm
Length
5.1 mm
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.4 V
Width
4.5 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
9.2
9.3
9.4
3538E–MICRO–11/10
External Clock Source
Internal RC Oscillator
System Clock Out
The external clock option disables the oscillator amplifier and allows XTAL1 to be driven directly
by the clock source as shown in
or configured to output a divided version of the system clock.
Figure 9-2.
The AT89LP213/214 has an internal RC oscillator tuned to 8.0 MHz ±1.0% at 5.0V and 25° C.
When enabled as the clock source, XTAL1 and XTAL2 may be used as P3.2 and P3.3 respec-
tively. XTAL2 may also be configured to output a divided version of the system clock. The
frequency of the oscillator may be adjusted by changing the RC Adjust Fuses.
figuration Fuses” on page
the Atmel SIgnature.
When the AT89LP213/214 is configured to use either an external clock or the internal RC oscil-
lator, a divided version of the system clock may be output on XTAL2 (P3.3). The Clock Out
feature is enabled by setting the COE bit in CLKREG. The two CDV bits determine the clock
divide ratio. For example, setting COE = “1” and CDIV = “00” when using the internal oscillator
will result in a 4.0 MHz clock output on P3.3. P3.3 must be configured as an output in order to
use the clock out feature.
External Clock Drive Configuration
72). A copy of the initial factory setting is stored at location 0007h of
OSCILLATOR
NC, GPIO, or
EXTERNAL
Figure
CLKOUT
SIGNAL
9-2. XTAL2 may be left unconnected, used as P3.3 I/O,
XTAL2 (P3.3)
XTAL1 (P3.2)
GND
AT89LP213/214
(See “User Con-
13

Related parts for AT89LP214-20XU